# **SERVICE MANUAL** Model: LT-32Q5LFH # **CONTENTS** | Contents | 2 | |--------------------------------------------------|----| | Safety precautions | 3 | | Servicing precautions | 4 | | Specifications | 5 | | Location of control | 9 | | Trouble Shooting | 12 | | Deassembly procedure | 14 | | Exploded Drawing | 19 | | Wire dressing | 21 | | Adjustment instruction with Default Factory Data | 22 | | Inspection instruction | 23 | | PCB Layout | 26 | | Schematic Diagram | 31 | | Replacement part list | 32 | | Block Diagram | 38 | | Circuit descriptions | 39 | # **SAFETY PRECAUTIONS** # !! Important Safety Notice !! Many electrical and mechanical parts in this chassis have special safety-related characteristics. These parts are identified by in the Schematic Diagram and Replacement Parts List. It is essential that these special safety parts should be replaced with the same components as recommended in this manual to prevent Shock, Fire, or other Hazards. Do not modify the original design without permission of manufacturer. #### **Leakage Current Hot Check (See below Figure)** Plug the AC cord directly into the AC outlet. Do not use a line Isolation Transformer during this check. Connect 1.5K/10watt resistor in parallel with a 0.15uF capacitor between a known good earth ground (Water Pipe, Conduit, etc.) and the exposed metallic parts. Measure the AC voltage across the resistor using AC voltmeter with 1000 ohms/volt or more sensitivity. Reverse plug of the AC cord into the AC outlet and repeat AC voltage measurements for each exposed metallic part. Any voltage measured must not exceed 0.75 volt RMS, which is, corresponds to 0.5mA. In case any measurement is out of the limits specified, there is possibility of shock hazard and the set must be checked and repaired before it is returned to the customer. ### **Leakage Current Hot Check circuit** ## **SERVICING PRECAUTIONS** #### CAUTION!! Before servicing receivers covered by this service manual, read and follow the SAFETY PRECAUTIONS on page 2 of this publication. #### **General Servicing Precautions** - 1. Always unplug the receiver AC power cord from AC power source before; - (a) Removing or reinstalling any component, circuit board module or any other receiver assembly. - **b**Disconnecting or reconnecting any receiver electrical plug or other electrical connection. - ©Connecting a test substitute in parallel with an electrolytic capacitor in the receiver. **CAUTION!!** A wrong part substitution or incorrect polarity installation of electrolytic capacitors may result in an explosion harzard. - 2.Do not spray chemicals on or near this receiver or any of its assemblies. - 3.Do not defect any plug/socket voltage interlocks with which receivers covered by this service manual might be equipped. - 4. Always connect the test receiver ground lead to the receiver chassis ground before connecting the test receiver positive lead. Always remove the test receiver ground lead last. - 5.Do not connect the test fixture ground strap to power supply heatsink in this receiver ### **Electrostatically Sensitive(ES) Devices** Some semiconductor(solid state) devices can be damaged easily by static electricity. Such components commonly are called Electrostatically Sensitive(ES) Device. Examples #### **Circuit Board Foil Repair** Excessive heat applied to the copper foil of any printed circuit board will weaken the adhesive that bonds the foil to the circuit board causing the foil th separate from or "lift-off" the board. The following guidelines and procedures should be flollowed whenever this condition is encountered. #### At IC Connections To repair a defective copper pattern at IC connections use the following procedure to install a jumper wire on the copper pattern side of the circuit board. (Use this technique only on IC connections.) - 1. Carefully remove the damaged copper pattern with a sharp knife. (Remove only as much copper as absolutely necessary.) - 2.Carefully scratch away the solder resist and acrylic coating(if used) from the end of the remaining coopper pattern. - 3.Bend a small "U" in one end of a small guage jumper wire and carefully crimp it around the IC pin. - 4.Route the jumper wire along the path of the out-away copper pattern and let it overlap the previously scraped end of the good copper pattern. Solder the overlapped area and clip off any excess jumper wire. |--| Note: Specifications and others are subject to change without notice for improvement. #### 1.Scope. This document is the specification of 32" TFT-LCD Color TV. #### 2.Power 1) Power requirement 150W #### 2) AC / DC SMPS. Input Frequency: 50 / 60Hz Input Voltage: AC 100V- 240V 2.5A ~1.5A Output Voltage: DC 12V, 24V #### 3) Power cord Use UL listed and CSA certified detachable power cord type; SVT, 3-conductors, 18AWG For AC 120V area. Use VDE listed detachable power cord type; HO5VV-F, 3-conductors, 18AWG for AC 220~240V area. #### 3. Tuning system FVS 100 Program #### 4.Sound output 10W+10Wrms Stereo (Max) #### 5. Antenna input impedance VHF / UHF at 75ohm #### 6.OSD Type (On Screen Display) Windows type (Center) #### 7.External in/output HDMI INPUT, PC ANALOG INPUT, PC AUDIO INPUT, HEADPHONE OUTPUT, SVC port S-VIDEO AUDIO INPUT, S-VIDEO INPUT, COMPONEN INPUT, COAXIAL OUT, SCART 1(FULL), SCART 2(HALF), TUNER #### 8. Function CATV/Hyper band **Auto Program** Manual Program Auto Sleep Quick view ACMS(Auto channel Memory System) PSM(Picture Status memory) SSM(Sound Status memory) PIP: COMPONET, PC-ANALOG, HDMI(Main) – Tuner, SCART 1, SCART 2, S-Video(Sub) TUNER, SCART1, SCART2, S-Video(Main) – PC ANALOG, HDMI, COMPONET(Sub) ARC(ASPECT RATIO CONTROL) | SERVICE MANUAL | |----------------| |----------------| # 9.Receiving RF TV system | NO | | LT-32Q5LFH | / | / | |----|----------------------|------------|---|---| | | Model System | · | | | | 1 | PAL-B | 0 | / | / | | | PAL-G | 0 | / | / | | 3 | PAL-I, I /I | 0 | / | / | | 4 | PAL-D | 0 | / | / | | 5 | PAL-K | $\circ$ | / | / | | 6 | SECAM-B | $\circ$ | / | / | | 7 | SECAM-G | $\circ$ | / | / | | 8 | SECAM-D | $\circ$ | / | / | | 9 | SECAM-K | $\circ$ | / | / | | 10 | SECAM-K1 | $\circ$ | / | / | | 11 | SECAM-I (6.0) | $\circ$ | / | / | | 12 | NTSC-3.58 / 4.5 | Χ | / | / | | 13 | NTSC-3.58 / 5.5 | Χ | / | / | | | NTSC-3.58 / 6.0 | Χ | / | / | | 15 | NTSC-3.58 / 6.5 | Χ | / | / | | 16 | NTSC-3.58 / 4.5(5.0) | Χ | / | / | | 17 | NTSC-4.43 / 5.5 | Χ | / | / | | 18 | NTSC-4.43 / 6.0 | Χ | / | / | | 19 | NTSC-4.43 / 6.5 | Χ | / | / | | 20 | PAL 5.5 / 60Hz | 0 | / | / | | 21 | PAL 6.0 / 60Hz | 0 | / | / | | 22 | PAL 6.5 / 60Hz | 0 | / | / | | 23 | SECAM 5.5 / 60Hz | 0 | / | / | | 24 | SECAM 6.0 / 60Hz | 0 | | / | | 25 | SECAM 6.5 / 60Hz | 0 | / | / | | 26 | SECAM L / L' | 0 | / | / | | | TOTAL SYSTEM | 18 | / | / | | SERVICE MANUAL | | |----------------|--| ### 10. PC Mode Scan Frequency & Timing 1) Scan Freq: H: $31 \sim 56$ kHz / V: $56 \sim 75$ Hz 2) Preset Timing Chart | Mode | Best resolution | Horizontal<br>frequency(KHz) | Vertical frequency(Hz) | |------|-----------------|------------------------------|------------------------| | | 1024 x 768 | 48.4 KHz | 60 Hz | | XGA | 1024 x 768 | 56.5 KHz | 70 Hz | | | 1024 x 768 | 60.0 KHz | 75 Hz | #### Note!!: - ⓐ If the set is cold, there may be a small "flicker" when the set is switched on. This is Normal, there is nothing wrong with the set. - (b) If possible, use the XGA 1024 x 768@60HZ video mode to obtain the best image quality for your LCD monitor. If used under the other resolutions, some scaled or processed pictures may appear on the screen. - © Some dot defects may appear on the screen, like Red, Green or Blue spot. However, this will have no impact or effect on the monitor performance. | SERVICE MANUAL | | |----------------|--| #### 11. TFT - LCD Panel Character #### Description LTA320W2-L03 is a color active matrix TFT(Thin Film Transistor) liquid crystal display(LCD) that uses amorphous silicon TFTs as a switching devices. This model is composed of a TFT LCD panel, a driver circuit and a back-light system. The resolution of a 32.0" contains 1366 X 768 pixels and can display up to 16.7 million colors with wide viewing anale of 85 ° or higher in all directions. #### **Features** - High contrast ratio, high aperture structure - APVA(Advanced Patterned Vertical Align) mode - Wide verwing anale( ±170°) - High speed response - WXGA(1366 X 768 pixels) resolution(16:9) - Low Power consumption - Dyrect Type 16 CCFL(Cold Cathode Fluorescent Lamp) - DE only mode - LVDS(Low-Voltage Differential Signal) interface.(1pixel/clock) #### **Applications** - Home-alone Multimedia TFT-LCD TV - Display terminals for AV applications products - High Definition TV(HD TV) #### Feature | Size | 32.0 inches | |-------------------|------------------------------| | Driver element | a-si TFT Active Matrix | | Display area | 697.6845mm(H) X 392.256mm(V) | | Display colors | 16.7M(true) | | Number of Pixels | 1366 X 768 Pixel(16:9) | | Pixel arrangement | RGB Vertical Stripe | | Pixel Pitch | 0.51075mm (H) x 0.51075mm(W) | | Display mode | Normally Black | | Surface treatment | Haze 44%, Hard-Coating(3H) | | SERVICE MANUAL | |----------------| |----------------| # **LOCATION OF CONTROL** All the functions can be controlled with the remote controller. Some functions can also be adjusted with the buttons on the side panel of the set. ### Remote controller Before you use the remote controller, please install the batteries. #### 1. POWER Turns the TV on from standby or off to standby mode. #### 2. MUTE Turns the sound on and off. #### 3. NUMBER buttons Selects programme numbers. #### 4. TV/AV Selects TV, SCART1, SCART2, S-VIDEO, RADIO(Only when the set is Radio On.), COMPONENT, PC ANALOG, HDMI mode. Clears the menu from the screen. #### 5. MENU Displays a main menu. #### 6. LIST Displays the programme list menu. #### **7.** I/II Selects the language during dual language broadcast. Selects the sound output. #### 8. SLEEP Sets the sleep timer. #### 9. P**∢**P Returns to the previously viewed programme. # **10.** PR ▲ /PR ▼ (Programme Up/Down) Selects next programme or a menu item. #### 11. OK Accepts your selection or displays the current mode. ### 12. VOL ◀/VOL ▶ (Volume Up/Down) Adjusts the sound level. ### 13. TV/PC Selects TV or PC mode directly. # **LOCATION OF CONTROL** ### **14. PICTURE(**()) Recalls your preferred picture setting ## 15. SOUND( ♪) Recalls your preferred sound setting ### 16. ARC(♠) You can watch TV in various picture formats; **Auto**, **16:9**, **14:9**, **4:3**, **16:9 Zoom**, **14:9 Zoom**, **4:3 Zoom**. Repeatedly press the **ARC** button to select your desired picture format. Note. 16:9 and 4:3 in PC mode are available. #### 17. TELETEXT buttons These buttons are used for Teletext. For further details, see the 'Teletext' section. ### 18. INPUT(**3**) Selects the AV source of sub picture in PIP mode. ### 19. PIP(**(**) Displays à PIP(Picture In Picture) screen. ### 20. POSITION(1) Selects a position of PIP screen. ### 21. SWAP(P) Switches a main picture to sub picture in PIP mode. ### 22. MODE( ) Selects a PIP screen mode. – 16:1, 9:1 and 3:1 mode. #### 23. PIP PR ▲ /PIP PR ▼ Selects a programme when RF signal is displayed in PIP mode. #### 24. ◀▶ Adjusts menu settings. # **LOCATION OF CONTROL** #### 1-3. Controller of Panel #### <FRONT VIEW> 1. ON/OFF Switches TV set on or off. #### 2. MENU Displays a menu. 3. ▲ PR ▼ (Programme Up/Down) Selects a programme or a menu item. **4. ◀ VOL** (Volume Up/Down) Adjusts the volume./ Adjusts menu settings. **5. TV/AV** Selects TV, SCART1, SCART2, S-VIDEO, RADIO(Only when the set is Radio On.), COMPONENT, PC ANALOG, HDMI mode. / Clears the menu from the screen. #### 6. Power Indicator Illuminates in red when the TV is in standby mode./ Illuminates in green when the TV is switched on. #### 7. Remote control sensor Accepts the IR signal of remote controller. # **TROUBLE SHOOTING** No Raster # **TROUBLE SHOOTING** # No Sound & Picture OK #### No Operation # Disassembly procedure Back cover SERVICE MANUAL 2). Metal plate & Rear chassis ## 3). Metal plate & Rear chassis ## 4).LCD Panel chassis ## 5).LCD Module # **WIRE DRESSING** # 1. Wire Dressing Note: Using acetate Using Copper (Conducted tape) Using Ferrite Cpre Using Copper Tape Usina Ferrite Core # ADJUSTMENT INSTRUCTION WITH DEFAULT FACTORY DATA #### 1.SVC mode data Adjustment **NOTE!!** When the EEPROM has been replaced, the SVC data should be restored as the function of individual system and specification. When the EEPROM has been replaced White Blance Checking. #### [ Enter and exit SVC mode ] Note: into the SVC mode, Initialize with default data. - 1) Press 5 Seconds MENU buttons on both TV set and Remote Controller at the same time to get into SVC mode. - 2) Press the PR ▲ ▼ button several times to find SVC Data. - 3) Input the corresponding SVC data referring to Table below with the VOL ◀▶, key. 4) Press TV/AV button to exit SVC mode 1-1. Factory outgoing setting & Initialize with default data (into the SVC mode)] | Main menu | Change value | Sub menu | Change value | |--------------------|------------------------------|--------------------|--------------| | (Model) | (L) | | | | Language Option | EU 14EA | | | | (TV White Balance) | TV White Balance<br>Sub-menu | Settings | ALL | | | | Start | | | | | PC | Yes | | Option 1 | Option 1<br>Sub-menu | System | BG/I/DK/L | | | | China/Australia | No | | | | AV1 | RGB | | | | Text | WEST_EU | | | | Top | YES | | | | VPS/PDC | YES | | | | Data Service | Text | | | | ATS Delay Time | 60 | | | | Game | No | | | | DVI | Yes | | | | DTV | No | | | | QURAN | No | | Audio Options | Audio Options<br>Sub-menu | М | + 42 | | | | BG/I/DK | + 21 | | | | NICAM | + 26 | | | | FM Radio | + 10 | | | | Scart Volume | + 118 | | | | Surround | 0 | | | | Mute if no carrier | Yes | | | | High Deviation | No | | | | DUAL | No | | | | MONO | No | | | | STEREO | Yes | | (DRX) | (Sub-menu) | | | | (NVM Edit) | (Sub-menu) | | | | (Hotel Option) | (Sub-menu) | | | | (Reset TV-set) | (Sub-menu) | | | Waring: Do not change the "( )" item... | SERVICE MANUAL | | |----------------|--| | SERVICE MANUAL | | #### ADJUSTMENT INSTRUCTION WITH DEFAULT FACTORY DATA ### 2. White Blance Checking Service Wode PC Penel32 BSLTA32CV2-LOG-1DK Wodel Language Option EU 14EA TV white Balance Options 1 Audio Options DRX NNW Edst Wotel Option Reset TV-set Service Wode PC Penerg2 SSLTAG2UM2-LOG-10K Mode) Language Option EU 14EA TV White Balance Options 1 Auxilo Options DRX MVM Scit Hotel Option Reset TV-set service Mode PC Panel32 SSLTA320W2-LD3-10K Model L Language Option EU 14EA TV White Salance Options 1 Audic Optione DOX NVM Edit Hotel Option Reset TV-set 5. Setting: All 1. Panel: SSLTA320W2-L03-10K 2. MODEL: L 3. Language Option : WEST EU 5EA 4. PC Pattern Generator 1024 x 768, 60Hz (Pattern Generator: MSPG-3420) TV White Balance Settings All Start PC No 6. Setting: All Start Click 7. PC White Balance Setting中 8. White Balance Setting Verify 9. Pattern Generator: MSPG-3420 PATTEN: Patten No.: 33 MODE: 1024\*768(13) 10. Equipment: MSPG-925FS MODE: 1024\*768 # INSPECTION INSTRUCTION # 2. Packing condition <picture 1> PACKING insert in BOX <picture2> SET insert in BOX <picture3> Accessory Box insert <picture4> TOP PACKING insert in BOX <Picture 1>Staping <Picture 2>Taping TOP of SET box with OPP TAPE # **INSPECTION INSTRUCTION** - Make Sure the following accessories are provided with Product. - 1. AC Cord 3. Batteries (type AAA) 2. Remote controller 4. Instruction manual 5. VGA cable 6. PC Audio IN cable | NO | PARTNO | DESCRIPTION | MATERKAL | COLOR | Q'TY | |----|----------|-----------------|----------|-------|--------| | 1 | - | LCD COLOR TV | - | - | 1 | | 2 | 321-006A | BAG PACKING | PE | WHITE | 1 | | 3 | 310-026G | PACKING ASS'Y | EPS | WHITE | 1 | | 4 | 300-021F | BOX CARTON | PAPER | - | 1 | | 5 | - | ACCESSORY ASS'Y | - | - | 1 | | 6 | 499-002A | TAPE OPP | 70mm | - | 4000mm | | | | | | | FIT | | MATERIAL | DATA | TITLE | | | | |-----------|--------------|---------------------------|---------------|--|--| | | 2005. 11. 16 | SET Packing E | vnloded Drawa | | | | THIS | ENGR | SET Packing Exploded Draw | | | | | | D. H. KIM | DRAWING NO. | | | | | TREATMENT | GHK | MAOS | 5-042 | | | | MODEL | APPD | SCALE | SHEET | | | | LT32O5LFH | | _ | 1/1 | | | #### **PCB LAYOUT** #### 1. CONTROL PCB #### 2. Tuner PCB # REPLACEMENT PART LIST ### 1. Parts List ( Assemble Process) | LEVEL | PART NO | PART NAME | DESCRIPTION | Q,TY | |-------|--------------|---------------------------------------|------------------------------------|------| | 1 | 300-003G | 30 BOX | BOX, ACCESSORY | 1 | | 1 | 300-003K | 30 BOX | BOX, ACCESSORY | 1 | | 1 | 300-019T | LT-32H ,Schneider | BOX, CARTON | 1 | | 1 | 310-009Q | 32",H-TOOL (TAURO) | PACKING,MIDDLE(PAPER | 1 | | 1 | 310-010Q | 32".H-TOOL (TAURO) | PACKING,LIFT(PAPER) | 1 | | 1 | 310-013J | 32H,ACCESSORY(TAURO) | PACKING,RIGHT(PAPER) | 1 | | 1 | 320-005A | CASIO MANUAL | BAG, VINYL | 1 | | 1 | 321-006A | 30 SET PACKING | BAG, PACKING | 1 | | 1 | 404-004J | H, C/KEY,SILVER | BLOCK KNOB | 1 | | 1 | 407-001Z | 32",LCD BRKT,SS | SHIELD, LCD-BRKT | 1 | | 1 | 407-001Z | 32" SHIELD PCB,SS | SHIELD, REAR | 1 | | 1 | 407-002E | 32"SS FIX BRKT L/R | SHIELD, KLAK SHIELD, SUPPORT(LAVA) | 2 | | - | 407-005F | VCTI-32"(HD/DVB-T) | SHIELD, JACK (SCART) | + | | 11 | 408-002F | 19L-32L, 15S | LENS, SENSOR | 1 1 | | 1 | | · · · · · · · · · · · · · · · · · · · | · · | | | 1 | 410-001K | TTB 3*8 TTB 3*10 | SCREW | 5 | | 1 | 410-001L | = * . * | SCREW | 8 | | 1 | 410-001N | FTB 3*6 | SCREW | 10 | | 1 | 410-001Q | BTB 4*12 | SCREW | 28 | | 1 | 410-001R | PB 4*8 | SCREW | 8 | | 1 | 410-002R | PP 4*12 | SCREW | 4 | | 1 | 490-001M | 7ITS FK10-2-104-13 | FORM, SHIELD | 2 | | 1 | 490-001R | 7ITS FK 6-4-35-13 | FORM, SHIELD | 2 | | 1 | 490-011C | 71TS-FK 20-2-34-13-S(D-SUB) | | 1 | | 1 | 490-011L | MSF15-20-30-00K | FORM, SHIELD | 1 | | 11 | 490-011W | MK-7-03-325-11 | FORM, SHIELD | 1 | | 1 | 490-011X | MK-15-15-310-00K | FORM, SHIELD | 2 | | 1 | 490-021C | MK-15-20-90-11 | FORM, SHIELD | 1 | | 1 | 490-021E | MK-15-5-55 | FORM, SHIELD | 1 | | 1 | 490-021F | MK-10-2-10 | FORM, SHIELD | 1 | | 1 | 490-021G | MK-15-18-97 | FORM, SHIELD | 1 | | 1 | 491-001A | W40mm,L20mm, COPPER | TAPE, CONDUCTIVE | 1 | | 1 | 492-001A | CLIP, ZCAT1325-0530 | FERRITE CORE | 2 | | 1 | 492-001B | CLIP, ZCHT1730-0730 | FERRITE CORE | 2 | | 1 | 492-001D | CLIP, ZCAT2035-0930 | FERRITE CORE | 1 | | 1 | 499-002A | W:70mm | TAPE, OPP | 4000 | | 1 | 499-004A | W:20mm, L:30m | TAPE, ACETATE | 210 | | 1 | 500-083P | 32H/S5 6EA SCHNEIDER | OWNERS MANUAL | 1 | | 1 | 500-083Q | 32HLP 5EA SCHNEIDER | OWNERS MANUAL | 1 | | 1 | 501-001B | ENGLISH | LABEL, WARNING | 1 | | 1 | 501-018K | LOGO 65mm SCHNEIDER | STICKER, LOGO | 1 | | 1 | 501-018M | FRONT LOGO SCHNEIDER | SMILEY, LOGO | 1 | | 1 | 501-053L | SET,60*10 SCHNEIDER | LABEL,SERIAL | 1 | | 1 | 501-053M | BOX,60*15 SCHNEIDER | LABEL,SERIAL,BOX | 2 | | 1 | 501-115D | 32HLF,WEEE directiv | LABEL, ID(Schneider) | 1 | | 1 | 507-002D | SCHNEIDER,20/26/32 | SHEET, HOME SVC | 1 | | 1 | 510-320A | NO BRAND,(PR),symbol | REMOCON (WEE),L-GRAY | 1 | | 1 | 520-001A | 1.5V, AAA SIZE | BATTERY | 1 | | 1 | 610-005C | 5W, 8 OHM | SPEAKER | 2 | | 1 | 620-005D | 32",SMPS,HNE,150W | AD/DC ADAPTER | 1 | | 1 | 621-001B | VDE KKP-4819R (EU) | POWER CORD | 1 | | 1 | 626-002C | IVORY,1.8M,15P,SHORT | CABLE, PC RGB | 1 | | 1 | 627-001A | 1.8M, BK | CABLE, PC-SOUND | 1 | | 1 | AYBCLT32A01R | 32H, DVBT, SCART | BACK COVER ASSY | 1 | | 1 | AYCALT43A02A | 32H, HDMI,PR+,- NO/B | Front body,32inch | 1 | | 1 | AYCOLT40A01C | 19-26" L-TOOL CONTRO | CONTROL PCB ASSY | 1 | # REPLACEMENT PART LIST ### 2. Parts List ( Assemble Process) | LEVEL | PART NO | PART NAME | DESCRIPTION | Q,TY | |-------|--------------|----------------------|---------------------|------| | 1 | AYMALT52A01A | HD READ_SCART_32(5V) | MAIN PCB ASSY | 1 | | 1 | AYSTLT32A01F | 30", H-MODEL,REV.01 | STAND ASSY | 1 | | 1 | CON02P200A0S | 232627,SPK,2P,600MM | LEAD ASSY | 1 | | 1 | CON03P200A01 | 232627,SPK,3P,600MM | LEAD ASSY | 1 | | 1 | CON05P200ABH | 301 LED,5P 200MM H/H | LEAD ASSY | 1 | | 1 | CON07P200AD3 | VCTI-232627,7P-10P | LEAD ASSY, 1000CTRL | 1 | | 1 | CON12P200ACL | 32,W2,IVT,12P,300MM | LEAD ASSY | 1 | | 1 | CON12P250ACX | 32" SMPS 12P 850MM | LEAD ASSY | 1 | | 1 | CON30P125ACF | 32,SS,CORE&GND,150MM | LEAD ASSY(VCTi-32") | 1 | | 1 | PANLTA320W02 | 32",SS,LTA320W2-L03 | PANEL, LCD COLOR | 1 | | | KLFL | ACEMENT PAR | I LIST | | | |------------------------------------------------------------|---------------------------------------|-----------------------|---------------------------------------|-------------|--------------------------------------| | P/N | Description | | | | | | /MALT52A01C | 32Q PAL | | | | | | | | | | | | | RLT32QM001B | 32Q HD-READY SCART M/I | | Function N | Olav | Circuit No. | | EVEL P/N | Description | Device N | Function N | Q'ty | Circuit No. | | 1 0JASCART001D | JACK, SCART | SCART/AV-6P | SC/YUV | 2 | J401,J403 | | RLT32QA001B | 32Q HD-DVB SCART A/I | | | | | | EVEL P/N | Description | Device N | Function N | Q'ty | Circuit No. | | 2 OCESS100CMTF | Capacitor, AL.E 10UF 16V | 10U | SC | 2 | C240,C241 | | 2 0CESS220CMTF | Capacitor, AL.E 22UF 16V | 22U/16V | SC | 2 | C207,C208 | | RLT51AS001B | GR, SCART SMD | | | | | | EVEL P/N | VENDOR P/N | Device N | Function N | Q'ty | Circuit No. | | 3 OCHSS080DCTS | | 8P | SC | 1 | C202 | | 3 OCHSS101DJTS | | 100P | SC | 3 | C203,C212,C214 | | 3 OCHSS104DZTS | | 0.1U | SC | 1 | C242 | | <ul> <li>3 OCHSS471DJTS</li> <li>3 ODHKEKDS226S</li> </ul> | | 470P<br>KDS226 | SC<br>SC | 1 | C209,C210<br>D253 | | <ul><li>3 ODHKEKDS226S</li><li>3 OLHSS120EJTS</li></ul> | KDS226<br>INDUCTOR, CHIP | 12UH/2012 | SC<br>SC | 3 | L202,L205,L206 | | 001100120010 | integeron, orm | 12011/2012 | | | R227,R231,R269,R271,R272 | | 3 ORHSS000DJTS | RC1608J000CS | 0 | SC | 11 | R520,R521,R522,R83,R84<br>R85 | | 3 ORHSS102DJTS | | 1K | SC | 2 | R210,R240 | | 3 ORHSS103DJTS | | 10K | SC | 1 | R243 | | 3 ORHSS273DJTS | | 27K<br>39K | SC<br>SC | 1 | R242<br>R219 | | <ul><li>3 ORHSS393DJTS</li><li>3 ORHSS151DJTS</li></ul> | | 150 | 30 | 1 1 | R205 | | 3 0RHSS471DJTS | | 470 | SC | 2 | R241 | | 3 ORHSS513DJTS | | 51K | SC | 1 | R220 | | 3 ORHSS750DJTS | | 75 | SC | 3 | R206,R208,R209 | | 3 ORHSS821DJTS | | 820 | SC | 1 | R244 | | 3 0TRKE1504STS | | A1504 | SC | 1 | Q201 | | <ul><li>3 0TRKE3875STS</li><li>3 1DZSC5231BTS</li></ul> | | C3875<br>5.1VZ | SC<br>SC | 5 | Q202<br>ZD201,ZD203,ZD207,ZD208,ZD2 | | 0 102000201010 | IMMOZGZGTBG | 0.172 | | | [20201,20200,20201,20200,202 | | RLT32QM001A | 32Q HD-DVB COMMON M/I | | FN | Oltri | 10''' N- | | EVEL P/N 2 0CESH471FMBI | Description 470UF 35V | Device N<br>470U | Function N | Q'ty | Circuit No. C837,C851,C650,C836,C852 | | <ul><li>2 0CESH471FMBI</li><li>2 0ICKE78080AD</li></ul> | IC, KIA7808 | KIA7808AP | • | 5<br>1 | IC800 | | 2 1ICEN29F040D | FLASH EEPROM, DIP | EON EN29F040A-70PIP | · · | 1 | IC109 | | 2 0JAHDD15S0SE | | D-SUB-15P | · · · · · · · · · · · · · · · · · · · | 1 | J202 | | 2 0JAGE14060BD | | AUDIO-LR | | 1 | J407 | | 2 OJA51V019S3S | JACK, HDMI | HDMI 51V019S33WNA | | 1 | J201 | | 2 0JASWDJ050SE | DJ05-04P-Q, VERTICAL | S-VIDEO | | 1 | J406 | | 2 0XTKI143180D | 14.318MHZ | 14.318M | | 1 | X01 | | 2 0XTKI184320D | 18.432MHZ | 18.432M | • | 1 | X601 | | 2 0XTKI202500D<br>2 1ICIPAP5T5TD | Crystal, 20.25MHZ | 20.25M<br>AC1501A-5.0 | • | 1 | X100<br>IC804 | | <ul><li>2 1ICIPAP5T5TD</li><li>2 1ICSY49F040D</li></ul> | AP1501A-50T5,5V,5A<br>ATMEL AT49F040 | AC1301A-3.0 | • | 1 | IC109 | | 2 0JAUG0622CSE | | COM 6P, VERTI 0622C | | 1 | J402 | | 2 0JA0827S8P8D | | RJ-45,0827S8P8C(32Q) | · · · · · · · · · · · · · · · · · · · | 1 | J405 | | 2 0JAUGUEJCVSI | | UEJCV032, VERTICAL | | 2 | J601,J602 | | 2 WA1YH10200SE | | 10P | • | 1 | P804 | | 2 WA1YH12200SE | | 12P | | 1 | P803 | | 2 WA1YH12250A[ | | 12P | | 1 | P813 | | <ul><li>2 WAFLG04250SE</li><li>2 WAFML07200SE</li></ul> | | 4P-2.5<br>7-PIN | RS232 | 1 | P101,P110<br>P111 | | <ul><li>2 WAFML07200SI</li><li>2 WAFYH02200SI</li></ul> | | 7-PIN<br>2P-SPKL | • | 1 | P111<br>P601 | | 2 WAFYH03200SI | | 3P-SPKR | · · · · · · · · · · · · · · · · · · · | 1 | P602 | | 2 WAFYH10200SE | | 10P | | 1 | P115 | | 2 111-A96B | MAIN PCB | | | 1 | | | | TSC020018,STA515 | HEAT SINK | | 1 | IC603 | | 2 420-001J | · · · · · · · · · · · · · · · · · · · | | | | | | • | 320 HD-DVR COMMON A/I | | | | | | RLT32QA001A | 32Q HD-DVB COMMON A/I Description | Device N | Function N | Q'tv | Circuit No. | | RLT32QA001A | Description | | Function N | <b>Q'ty</b> | Circuit No. | | GRLT32 | QA001A | 32Q HD-DVB COMMON A/I | | | | | |--------|--------------|-----------------------|----------|------------|------|------------------------------------------------------------------------| | LEVEL | P/N | Description | Device N | Function N | Q'ty | Circuit No. | | 2 | 0CESS010HMTR | 1UF 50V | 1U | | 1 | C618 | | 2 | 0CESS100HMTR | 10UF 50V | 10U | | 14 | C173,C174,C216,C219,C853<br>C239,C253,C674,C688,C81<br>C82,C83,C84,C86 | | 2 | 0CESS101CMTR | Capacitor, 100UF 16V | 100U | | 14 | C01,C160,C169,C170,C36<br>C501,C610,C617,C620,C654<br>C87,C89,C92,C841 | | 2 | 0CESS101EMTR | 100UF 25V | 100U/25V | | 1 | C839 | | 2 | 0CESS220CMTR | Capacitor, 22UF 16V | 22U/16V | | 2 | C222,C227 | | 2 | 0CESS221AMTR | 220UF 10V | 220U/10V | | 2 | C175,C190 | | 2 | 0CESS2R2HMTR | Capacitor, 2.2UF 50V | 2.2U | | 5 | C178,C179,C187,C615,C619 | | 2 | 0CESS3R3HMTR | Capacitor, 3.3UF 50V | 3.3U | | 2 | C165,C677 | | 2 | 0CESS470CMTR | Capacitor, 47UF 16V | 47U | | 10 | C121,C151,C185,C254,C514<br>C622,C671,C693,C697C844 | | 2 | 0CESS471CMTR | 470UF 16V | 470U/16V | | 4 | C80,C802,C122,C108 | | 2 | 0CESS4R7HMTR | Capacitor, 4.7UF 50V | 4.7U/50V | | 2 | C106.C197 | | | REPLACEMENT PART LIST | | | | | | | | | |-------|-----------------------------------------------------------|-----------------------|---------------------|-------|---|--------------------------------------|--|--|--| | LEVEL | EVEL P/N Description Device N Function N Q'ty Circuit No. | | | | | | | | | | 2 | 0CESS684HMTR | Capacitor, 0.68UF 50V | 0.68U/50V | | 1 | C823 | | | | | 2 | 0CQSS104KKTR | 0.1UF 100V | 0.1U/MYL | | 2 | C806,C817 | | | | | 2 | 0LBSS3580RTR | BEAD CORE, RADIAL | FB-RAD-2P | | 7 | L24,L631,L632,L633,L634<br>L807,L808 | | | | | 2 | 0LRSU221KKTR | INDUCTOR | 220U/RAD,5MM RADIAL | | 1 | L198 | | | | | 2 | 0LRSU220KKTR | 22U/RAD,5MM RADIAL | 22U/RAD | | 5 | L604,L605,L606,L607,L172 | | | | | 2 | 0RNSS391FFTA | 390 ohm 1/6W, 1% | 390/RN | 1PCNT | 1 | R48 | | | | | 2 | 1DZSSHZT33TA | 33V | HZT33 | | 1 | ZD802 | | | | | 2 | 1ICFC2N700TR | IC, 2N7000 | 2N7000 | | 2 | Q120,Q121 | | | | | 3 | 00CSS474KKTR | 0.47LIF 100V | 0.4711 | MYI | 2 | C633 R645 | | | | | | QS001A | 32Q HD-DVB COMMON S/I | | | | | |-------|------------------------------|--------------------------------|-----------------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LEVEL | P/N | Description | Device N | Function N | Q'ty | Circuit No. | | 3 | 0CHSS030DCTS | 3PF,1608 | 3p | | 2 | C694,C695 | | | 0CHSS080DCTS | 8P | 8P | | 2 | C215,C255 | | | 0CHSS100DJTS | Capacitor, chip 10PF,1608 | 10P | | 2 | C702,C703 | | | | | | | | C188,C189,C211,C213,C218 | | 3 | 0CHSS101DJTS | Capacitor, chip 100PF | 100P | | 15 | C221,C224,C226,C229,C232 | | | | | | | | C233,C247,C248,C256,C846 | | 3 | 0CHSS102DKTS | Capacitor, chip 1000PF | 1000P | | 10 | C112,C113,C114,C115,C149 | | | | | 0.01 | | | C150,C601,C602,C675,C676<br>C192,C193,C502,C51 | | 3 | 0CHSS103DKTS | Capacitor, chip 0.01UF | 0.01 | | 4 | C192,C193,C502,C51 | | 3 | 0CHSS104DZTS | Capacitor, chip 0.1UF | 0.1U | · | 101 | C02,C03,C04,C05,C06 C09,C10,C104,C105,C107 C109,C11,C12,C120,C124 C128,C133,C136,C137,C138 C142,C147,C148,C152,C158 C159,C161,C162,C163,C166 C171,C172,C180,C181,C182 C183,C191,C186,C195,C196 C217,C236,C250,C27,C28 C29,C30,C31,C32,C33 C34,C35,C37,C38,C39 C40,C41,C42,C44,C45 C46,C47,C48,C50,C52 C53,C54,C55,C603,C611 C612,C613,C614,C678,C687 C696,C700,C701,C75,C76 C77,C78,C79,C838,C840 C842,C845,C847,C85,C863 C88,C90,C91,C95,C96 C98,C504,C507,C509,C517 C511 | | 3 | 0CHSS104HZTS | 0.1U, 50V, 2012 | 0.1u | 50V | 10 | C631,C634,C635,C637,C639<br>C641,C642,C643,C644,C652 | | | 0CHSS105EKTS | 1U, 25V, 2012 | 1UF | 50V | 2 | C636,C638 | | 3 | 0CHSS152DKTS | 1500PF,1608 | 1500p | | 4 | C606,C672,C692,C698 | | 3 | 0CHSS220DJTS | Capacitor, Chip, 22PF | 22P | | 2 | C07,C08 | | 3 | 0CHSS221DJTS | CAPACITOR, CHIP | 220p | | 1 | C699 | | 3 | 0CHSS222DKTS | Capacitor, chip 2200PF,1608 | 2200p | | 2 | C616,C621 | | | 0CHSS224DZTS | Capacitor, chip 0.22UF | 0.22U | | 2 | C139,C605 | | 3 | 0CHSS330DJTS | Capacitor, Chip, 33PF | 33P | | 2 | C145,C146 | | | 0CHSS331HZTS | CAPACITOR, CHIP | 330P, 50V, 2012 | 50V | 2 | C640,C651 | | 3 | 0CHSS331DJTS | Capacitor, chip 330PF | 330P | | 2 | C153,C154 | | 3 | 0CHSS334DZTS | Capacitor, chip,0.33UF,1608 | 0.33U | | 6 | C116,C117,C118,C119,C131<br>C132 | | 3 | 0CHSS471DJTS | Capacitor, chip 470PF | 470P | | 15 | C200,C201,C205,C206,C220<br>C223,C225,C228,C230,C231<br>C245,C246,C604,C673,C691 | | 3 | 0CHSS472DKTS | 4700PF,1608 | 4700p | | 3 | C249,C257,C259 | | | | | | | | C13,C14,C15,C16,C17 | | 3 | 0CHSS473DKTS | Capacitor, chip 0.047UF | 0.047U | | 11 | C18,C19,C21,C23,C24 | | 3 | 0CHSS474DZTS | 0.47UF,1608 | 0.47u | | 13 | C26<br>C679,C680,C681,C682,C683<br>C684,C685,C686,C689,C690<br>C625,R501,R513 | | 3 | 0DHKEKDS181S | Diode, chip KDS181 | KDS181 | | 2 | D250,D251 | | | 0DHKEKDS226S | Diode, chip KDS226 | KDS226 | | 5 | D101,D201,D202,D203,D204 | | | 0ICHN28322QS | HY5DU283222Q, 128Mb | HY5DU283222Q | | 1 | IC03 | | 3 | 0ICKE7027FTS | IC, KIA7027 | KIA7027 | | 1 | IC104 | | 3 | 0ICKE7805ATS | KIA7805AF 5.0V 1A | KIA7805AF | | 3 | IC102,IC203,IC609 | | | 0ICSS6X8008S | SS,K6X8008T2B,SDRAM | K6X8008T2B | | 1 | IC105 | | 3 | 0ICVI4925DTS | DUAL P-CHANNEL 30V MOSFET | SI4925 | | 1 | IC805 | | 3 | 0LBSS101DJTS | 100 OHM, 2012 | 101/2012 | | 7 | L207,L208,L209L701,L702 | | | | | | | | L703,L502 | | | 0LBSS121EJTS<br>0LBSS601FJTS | 120 OHM, 2012<br>600 OHM, 3216 | 120<br>601/3216 | 2012<br>3216 | 14 | L505,L506,L507<br>L01,L03,L04,L05,L07<br>L08,L09,L104,L160,L23<br>L610,L501,L95,L603 | | 3 | OLHSS120EJTS | 12UH, 2012 | 12UH/2012 | · | 16 | L200,L201,L203,L204,L210<br>L211,L212,L213,L214,L215<br>L216,L217,L218,L220,L221<br>L222 | | | REPLACEMENT PART LIST | | | | | | | |-------|------------------------------|------------------------------------|--------------------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | LEVEL | P/N | Description | Device N | Function N | Q'ty | Circuit No. | | | 3 | 0LRSL10100BS | INDUCTOR | 33UH | · | 1 | L850 | | | 3 | ORHSS000DJTS | Resistor, chip 0 ohm | 0 | | 73 | C135,R01,R06,R07,R09 R10,R108,R109,R11,R110 R118,R12,R128,R152,R16 R161,R164,R165,R166,R167 R178,R179,R180,R188,R196 R197,R198,R199,R224,R225 R23,R238,R239,R24,R25 R251,R30,R40,R41,R42 R54,R545,R548,R869,R87 R55,R556,R58,R59,R60 R603,R61,R626,R67,R678 R679,R68,R680,R681,R69 R700,R721,R722,R723,R870 R77,R78,R79,R801,R806 R824,R840,R868 | | | 3 | ORHSS000EJTS | 0 OHM, 2012 J | 0/2012 | | 19 | L15,L16,L17,L18,L19<br>L20,L21,L22,R159,R223<br>R160,R173,R174,R221,R222<br>L219,L505,L506,L507 | | | | ORHSS000FJTS | 0 OHM, 3216 J | 0/3216 | | 3 | R850,R851,R854 | | | 3 | 0RHSS100DJTS | Resistor, chip 10 ohm | 10 | | 2 | R168,R93 | | | 3 | ORHSS101DJTS | Resistor, chip 100 ohm | 100 | · | 56 | R08,R105,R106,R107,R130<br>R131,R132,R133,R135,R137<br>R138,R139,R140,R141,R142<br>R143,R147,R148,R149,R150<br>R151,R162,R163,R17,R194<br>R195,R288,R289,R291,R292<br>R293,R294,R295,R296,R297<br>R298,R36,R561,R91,R719<br>R562,R563,R564,R601,R602<br>R604,R605,R606,R672,R673<br>R676,R703,R711,R718,R510<br>R847 | | | 3 | 0RHSS102DJTS | Resistor, chip 1K | 1K | | 11 | R117,R254,R39,R56,R660<br>R712,R713,R717,R94,R96<br>R276 | | | 3 | ORHSS103DJTS | Resistor, chip 10K | 10K | | 24 | R190,R232,R233,R234,R235<br>R236,R237,R255,R256,R27<br>R278,R290,R611,R612,R674<br>R677,R704,R705,R706,R707<br>R72,R825,R860,R861 | | | 3 | 0RHSS123DJTS | 12K OHM, 1608 J | 12K | | 1 | R871 | | | 3 | 0RHSS104DJTS | Resistor, chip 100K | 100K | | 6 | R620,R621,R659,R802,R804 | | | 3 | 0RHSS105DJTS | 1M OHM, 1608 J | 1M | | 1 | R821<br>R02 | | | 3 | 0RHSS122DJTS | Resistor, chip 1.2K | 1.2K | | 2 | R805,R809 | | | 3 | 0RHSS151DJTS | Resistor, chip 150 ohm | 150 | | 5 | R113,R114,R115,R53,R280 | | | 3 | ORHSS153DJTS | 15K OHM, 1608 J | 15K | | 2 | R618,R623 | | | 3 | ORHSS181DJTS ORHSS220DJTS | Resistor, chip 22 ohm | 22 | | 30 | R95<br>R04,R05,R120,R129,R154<br>R155,R192,R193,R211,R212<br>R213,R252,R253,R32,R33<br>R34,R44,R45,R50,R51<br>R52,R528,R529,R65,R66<br>R701,R702,R80,R81,R82 | | | 3 | 0RHSS223DJTS | Resistor, chip 22K | 22K | | 1 | R156 | | | 3 | ORHSS272DJTS | Resistor, chip 2.7K | 2.7K | | 1 | R204 | | | 3 | ORHSS273DJTS | Resistor, chip 27K | 27K | | 7 | R260,R274,R675,R803,R816<br>R818,R92 | | | 3 | ORHSS330DJTS | 33 OHM, 1608 J | 33 | | 4 | R70,R71,R73,R74 | | | 3 | ORHSS332DJTS | Resistor, chip 3.3K | 3.3K | | 5 | R03,R134,R247,R526,R527 | | | 3 | 0RYSS100FJTS<br>0RYSS330FJTS | 10 OHM, *8 J RESISTOR, ARRAY CHIP | 10<br>33 OHM, 3216 | | 14 | AR26,AR27<br>AR01,AR02,AR03,AR13,AR14<br>AR15,AR16,AR17,AR18,AR19<br>AR22,AR23,AR24,AR25 | | | 3 | ORHSS392DJTS | Resistor, chip 3.9K | 3.9K | | 2 | R124,R125 | | | 3 | ORHSS393DJTS | Resistor, chip 39K | 39K | | 2 | R619,R622 | | | 3 | 0RHSS3R0DJTS | 3 OHM, 1608 J | 3 | | 1 | R43 | | | 3 | 0RHSS470DJTS<br>0RHSS471DJTS | Resistor, chip 47 ohm | 47<br>470 | • | 3 | R257,R258 | | | 3 | UNI 1466 DAI 1 | Resistor, chip 470 ohm | 470 | • | 3 | R104,R275,R519<br>R119,R121,R122,R123,R177 | | | 3 | ORHSS472DJTS | Resistor, chip 4.7K | 4.7K | | 22 | R181,R182,R183,R184,R207<br>R246,R26,R28,R530,R867<br>R709,R710,R720,R819,R859<br>R865,R866 | | | 3 | ORHSS473DJTS | Resistor, chip 47K | 47K | | 12 | R103,R126,R245,R551,R552<br>R817,R826,R872,R873,R874<br>R875,R876 | | | 3 | ORHSS474DJTS | Resistor, chip 470K | 470K | | 2 | R202,R203 | | | 3 | 0RHSS512DJTS | RESISTOR, CHIP | 5.1K | | 11 | R191,R200,R201,R217,R218<br>R266,R267,R282,R283,R284<br>R285 | | | 3 | ORHSS622DJTS | RESISTOR, CHIP | 6.2K | | 2 | R624,R625 | | | 3 | ORHSS750DJTS | Resistor, chip 75 ohm | 75 | | 15 | R214,R215,R216,R259,R279<br>R281,R286,R287,R502,R503<br>R560,R567,R714,R715,R716 | | | | | REPLACE | <b>EMENT PAF</b> | RT LIST | | | |---------------|------------------------------|-----------------------------------------|-------------------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LEVEL | P/N | Description | Device N | Function N | Q'ty | Circuit No. | | 3 | 0RHSS821DJTS | Resistor, chip 820 ohm | 820 | T dilotion N | 1 | R277 | | | | , i | | · | | AR07,AR08,AR101,AR102,AR11 | | 3 | 0RYSS220FJTS | 22 OHM, *8 J | 22 | | 7 | AR12,AR21 | | 3 | 0TRKE1504STS | Transistor, chip A1504 | A1504 | | 3 | Q203,Q104,Q105 | | 3 | OTRKE3875STS | Transistor, chip | C3875 | | 14 | Q01,Q106,Q11,Q12,Q13<br>Q204,Q205,Q210,Q601,Q602<br>Q632,Q800,Q803,Q814 | | 3 | 1DHSTS1545GS | D2PAK. 45V 15A | STPS1545G | | 1 | D850 | | 3 | 1DZSC5231BTS | 5.1V, MMSZ5231BS-7 | 5.1VZ | | 30 | D700,D701,ZD191,ZD192,ZD202 ZD204,ZD205,ZD206,ZD210,ZD2 ZD212,ZD213,ZD214,ZD215,ZD2 ZD217,ZD218,ZD219,ZD220,ZD2 ZD222,ZD223,ZD224,ZD225,ZD6 ZD702,ZD703,ZD704,ZD705,ZD7 | | 3 | 1ICMI49X3RF2 | IC,V/S DECODER | VCT49XX | | 1 | IC101 | | 3 | 1ICMS5151ABS | MST5151A | MST5151A | | 1 | IC01 | | 3 | 1ICPH74F08TS | IC, N74F08D | 74F08 | | 1 | IC702 | | 3 | 1ICPH8574ATS | IC, I/O EXPANDER | PCF8574TS | | 1 | IC202 | | | 111-A84B | MAIN PCB | MAIN PCB | | | | | 3 | 1ICR03V512BS | IC, INPUT RGBHV S/W | PI3V512 | | 1 | IC501 | | 3 | 1ICSE24C16TS | IC, 24C16 | 24C16 | | 1 | IC103 | | 3 | 1ICST24C02WS | 24C02W | 24C02W | | 2 | IC201,IC701 | | 3 | 1ICST3232CDS | ST3232-RS232C | ST3232CD | RS232 | 1 | IC106 | | 3 | 1ICST80PF55S | STB80PF55 | STB80PF55 | | 1 | Q804 | | 3 | 1ICSTLD18TTS | LD1117S18TR | LD1117S-18TR | | 2 | IC832,IC10 | | 3 | 1ICSTLD25TTS | LD1117S25TR | LD1117S-25TR | DDR | | IC09 | | 3 | 1ICSTLD33TTS | LD1117S33TR | LD1117S-33TR | | 5 | IC107,IC108,IC606,IC06,IC08 | | 3 | 1ICSTTS482TS | TS482IST, MINI08 | TS482-MINISO8 | | 1 | IC602 | | 3 | WAFYH30125AS | WAFER, PIN | 30PLVDS | | 1 | P303 | | 3 | 0RHSS620DJTS | 6.2 OHM, 3216 | 6.2 | 3216 | 4 | R613,R615,R631,R632 | | 3 | 0RHSS200DJTS | 20 OHM, 3216 | 20 | 3216 | 2 | R614,R616 | | 3 | 0RHSS362DJTS | 3.6K OHM, 1608J | 3.6K | | 1 | R97 | | 3 | 1DHPR0514MOS | | 514M | | 2 | D261,D262 | | 3 | 0ICKE7808ATS | | KIA7808AF | | 1 | IC608 | | 3 | 1ICMIMAP46DS | | MAP46XX | | 1 | IC610 | | 3 | 1ICST51500BS | | STA515 | | 1 | IC603 | | DI T. | | | | | | | | EVEL | P/N | GR, LL' MANUAL Description | Device N | Function N | Q'ty | Circuit No. | | LLVLL | | | 40.9M | | 1 | 2 2 2 | | | 1TPMU40R9MTD | MKTGA40M9AAHP00A03 | 40.9101 | 5M-RADIAL | ' | T101 | | RLT41 | IDS001G | GR, LL' SMD | | | | | | EVEL | P/N | Description | Device N | Function N | Q'tv | Circuit No. | | 3 | OTRKE3875STS | KTC3875S | C3875 | | 1 | Q106 | | | 0RHSS472DJTS | Resistor, chip 4.7K | 4.7K | | 1 | R177 | | | | | | | | | | RLT51<br>EVEL | IAS001G P/N | HD-READY 32 PANEL S/I (5V) Description | Device N | Function N | Q'ty | Circuit No. | | 3 | ORHSS000EJTS | 0 OHM, 2012 J | 0/2012 | T dilotion iv | 1 | R822 | | 3 | UNHOSUUUEJ15 | 0 Onivi, 2012 J | 0/2012 | • | | N022 | | RLT10 | AM002A | GR, HEAT SINK M/I | | | | | | EVEL | | Description | Device N | Function N | Q'ty | Circuit No. | | 1 | 410-001J | SCREW | | | 1 | | | 1 | 420-001F | HEAT SINK | | | 1 | | | 1 | 498-001A | Silicon Grease | | | 0.15 | | | DI T51 | IAM001J | GR, ONLY 32" MANUAL | | | | | | EVEL | | VENDOR P/N | Device N | Function N | Q'ty | Circuit No. | | 1 | WA1YH12250AD | 12P, P2.5mm ANGLE | 12P | W32 | 1 | P813 | | ' | WATTITIZZSOAD | 121 , 1 2.5IIIII ANGLE | 121 | WUZ | | 1 010 | | | IAS001J | GR, ONLY 32" SMD | | | | | | EVEL | | VENDOR P/N | Device N | Function N | Q'ty | Circuit No. | | 3 | 0ICVI4925DTS<br>0TRKE3875STS | DUAL P-CHANNEL 30V MOSFET C3875 | SI4925<br>C3875 | W32<br>W32 | 1 | IC806<br>Q820,Q821 | | J | TOTTINE SOLUTION | 100010 | 03073 | VV UZ | 1 1 | 19020,9021 | | | IAM001K | GR, HD-READY TUNER M/I | | | | | | EVEL | | VENDOR P/N | Device N | Function N | Q'ty | Circuit No. | | 1 | 0TULGG083DBD | TAEM-G083D | Tuner | | 1 | | | 1 | 111-A91A | HDMI ANALOG TUNER | PCB, TUNER | | 1 | | | 1 | 1SFEPX6966MD | X6966M | SAW FILTER | X6966M | 1 | SF101 | | 1 | WAFYH10200AD | WAFER, PIN | Pin wafer, 10-Pin | 10P | 1 | P115 | | 1 | 0JAUGUCTE2SD | UCT-EX070, VERTICAL | SPLITI | SC | 1 | TU103 | | 1 | 627-002C | 26/32, PAL/RCA 250MM | CABLE, RF | 1 | 1 | 1 | ### **BLOCK DIAGRAM** #### 1. Block Diagram ### 32 Block Diagram General Description for 26.0" color TFT LCD TV. The TFT LCD TV described in the followings is based on a Multi TV system, digital Control display, 26.0" diagonal. The TFT LCD TV is intended to be a finished product, Basically a display device mounted inside an enclosure which will provide the safety Requirements. With the exception of LCD Panel, the display device shall be composed entirely of solid state components. These components shall have a history of reliable service in identity applications and shall be applied in the circuits. - 1. SCALER SECTION. - 2. VCT 49xxi SECTION. - 3. Video A/D Converter | SERVICE MANUAL | | |----------------|--| ### 1.SCALER SECTION. Device: MST5151A Features: LCD TV controller with PC & multimedia display functions Input supports up to UXGA & 1080P Supports up to SXGA panels Integrated two-port triple-ADC/PLL Integrated DVI/HDCP/HDMI compliant receiver YUV422 digital video input ports Dual high-quality scaling engines Dual 3-D video de-interlacers Full function PIP/POP MStarACE picture/color processing engine Embedded On-screen display controller (OSD) engine Digital audio I/O & sync processor Built-in dual-link LVDS transmitter 5 Volt tolerant inputs Low EMI and power saving features Supports PWM & GPO controls 208-pin PQFP package #### Analog RGB/YPbPr Input Ports Dual analog ports support up to 165Mhz Supports PC RGB input up to UXGA@60Hz Supports HDTV RGB/YPbPr/YCbCr up to 1080P On-chip high-performance PLLs Supports Composite Sync and SOG (Sync-on-Green) separator Automatic color calibration #### ■ DVI/HDCP/HDMI Compliant Input Port Operates up to 165 MHz (up to UXGA @60Hz) Single link on-chip DVI 1.0 compliant receiver High-bandwidth Digital Content Protection (HDCP) 1.1 compliant receiver High Definition Multimedia Interface (HDMI) 1.0 compliant receiver with I2S and S/PDIF digital audio outputs Long-cable tolerant robust receiving ### Video Input Port Two 4:2:2 ITU656 8-bit digital video input ports One 4:2:2 ITU601 16-bit digital video input port Supports 16-bit YUV 4:2:2 interlaced/ progressive video input up to 1080i/720P Auto-Configuration/Auto-Detection Auto input signal format (SOG, Composite, Separated HSYNC, VSYNC, and DE), and input mode (all PC & TV modes) detection Auto-tuning function including phasing, positioning, offset, gain, and jitter detection Sync Detection for H/V Sync #### Dual High-Performance Scaling Engines Fully programmable shrink/zoom capabilities Nonlinear video scaling supports various modes including Panorama Video Processing & Conversion Dual 3-D motion adaptive video de-interlacers with upgraded edge-oriented adaptive algorithm for smooth low-angle edges Automatic 3:2 pull-down & 2:2 pull-down detection and recovery PIP/POP with programmable size and location, supports multi-video applications Video-over-graphic overlay MStar 2nd Generation Advanced Color Engine On-Screen OSD Controller ### 1) Description The MST5151A is a high performance and fully integrated graphics processing IC solution for multi-function LCD monitor/TV with resolutions up to SXGA. It is configured with an integrated triple-ADC/PLL, an integrated DVI/HDCP/HDMI receiver, two video de-interlacers, two high quality scaling engines, an on-screen display controller, and a built-in output clock generator. By use of external frame buffer, PIP/POP is provided for multimedia applications. It supports de-interlaced full-screen video, video-on-graphic overlay, split screen, frame rate conversion, and aspect ratio conversion for various video sources. To further reduce system costs, the MST5151A also integrates intelligent power management control capability for green-mode requirements and spread-spectrum support for EMI management. ## PIN DIAGRAM (MST5151A) ## **PIN DESCRIPTION** ## MCU Interface | Pin Name | Pin Type | Function | Pin | |-----------|--------------------------------------|------------------------------------------------|-------| | HWRESET | Schmitt Trigger Input w/ 5V-tolerant | Hardware Reset, active high | 67 | | DBUS[3:0] | I/O w/ 5V-tolerant | MCU 4-bit DDR Direct bus; 4mA driving strength | 75-72 | | ALE | I w/ 5V-tolerant | MCU Bus ALE, active high | 69 | | RDZ | I w/ 5V-tolerant | MCU Bus RDZ, active high | 70 | | WRZ | I w/ 5V-tolerant | MCU Bus WDZ, active high | 71 | | INT | Output | MCU Bus Interrupt; 4mA driving strength | 68 | ## **Analog Interface** | Pin Name | Pin Type | Function | Pin | |----------|-----------------------------------------|--------------------------------------------------------|-----| | RMID | | Mid-Scale Voltage Bypass | 38 | | REFP | | Internal ADC Top De-coupling Pin | 39 | | REFM | | Internal ADC Bottom De-coupling Pin | 40 | | REXT | Analog Input | External Resister 390 ohm to AVDD_DVI | 11 | | HSYNC0 | Schmitt Trigger Input<br>w/ 5V-tolerant | Analog HSYNC Input from Channel 0 | 36 | | VSYNC0 | Schmitt Trigger Input<br>w/ 5V-tolerant | Analog VSYNC Input from Channel 0 | 37 | | BINOM | Analog Input | Reference Ground for Analog Blue Input from Channel 0 | 27 | | BIN0P | Analog Input | Analog Blue Input from Channel 0 | 28 | | GINOM | Analog Input | Reference Ground for Analog Green Input from Channel 0 | 29 | | GIN0P | Analog Input | Analog Green Input from Channel 0 | 30 | | SOGIN0 | Analog Input | Sync On Green Input from Channel 0 | 31 | | RINOM | Analog Input | Reference Ground for Analog Red Input from Channel 0 | 32 | | RIN0P | Analog Input | Analog Red Input from Channel 0 | 33 | | HSYNC1 | Schmitt Trigger Input<br>w/ 5V-tolerant | Analog HSYNC Input from Channel 1 | 18 | | VSYNC1 | Schmitt Trigger Input<br>w/ 5V-tolerant | Analog VSYNC Input from Channel 1 | 19 | | BIN1P | Analog Input | Analog Blue Input from Channel 1 | 20 | | BIN1M | Analog Input | Reference Ground for Analog Blue Input from Channel 1 | 21 | | SOGIN1 | Analog Input | Sync On Green Input from Channel 1 | 22 | | GIN1P | Analog Input | Analog Green Input from Channel 1 | 23 | | Pin Name | Pin Type | Function | Pin | |----------|--------------|--------------------------------------------------------|-----| | GIN1M | Analog Input | Reference Ground for Analog Green Input from Channel 1 | 24 | | RIN1P | Analog Input | Analog Red Input from Channel 1 | 25 | | RIN1M | Analog Input | Reference Ground for Analog Red Input from Channel 1 | 26 | ## **DVI** Interface | Pin Name | Pin Type | Function | Pin | |----------|----------|---------------------------|-----| | DVI_R+ | Input | DVI Input Channel Red + | 207 | | DVI_R- | Input | DVI Input Channel Red - | 208 | | DVI_G+ | Input | DVI Input Channel Green + | 2 | | DVI_G- | Input | DVI Input Channel Green - | 3 | | DVI_B+ | Input | DVI Input Channel Blue + | 5 | | DVI_B- | Input | DVI Input Channel Blue - | 60 | | DVI_CK+ | Input | DVI Input Clock + | 8 | | DVI_CK- | Input | DVI Input Clock - | 9 | ## Video Interface | Pin Name | Pin Type | Function | Pin | |---------------|----------------------|--------------------------------|--------------| | VI_CK | Input w/ 5V-tolerant | Digital Video Input Clock | 66 | | VI_DATA[15:0] | Input w/ 5V-tolerant | Digital Video Input Data[15:0] | 48-41, 61-54 | ## Digital Audio Interface | Pin Name | Pin Type | Function | Pin | |----------|----------|-------------------------------------------------|-----| | AUMCK | Output | Audio Master Clock Output | 188 | | AUSD | Output | Audio Serial Data Output; 4mA driving strength | 189 | | AUSCK | Output | Audio Serial Clock Output; 4mA driving strength | 190 | | AUWS | Output | Word Select Output; 4mA driving strength | 191 | | AUMUTE | Output | Audio Output Mute Control | 192 | | SPDIFO | Output | S/PDIF Audio Output; 4mA driving strength | 193 | | AIMCK | Input | Audio Master Clock Input | 196 | | AISD | Input | Audio Serial Data Input | 197 | | AISCK | Input | Audio Serial Clock Input | 198 | | AIWS | Input | Word Select Input | 199 | ## LVDS Interface | Pin Name | Pin Type | Function | Pin | |----------|----------|-----------------------------------------------|-----| | LVAOM | Output | A-Link Negative LVDS Differential Data Output | 171 | | LVA0P | Output | A-Link Positive LVDS Differential Data Output | 170 | | LVA1M | Output | A-Link Negative LVDS Differential Data Output | 169 | | LVA1P | Output | A-Link Positive LVDS Differential Data Output | 168 | | LVA2M | Output | A-Link Negative LVDS Differential Data Output | 167 | | LVA2P | Output | A-Link Positive LVDS Differential Data Output | 166 | | LVA3M | Output | A-Link Negative LVDS Differential Data Output | 161 | | LVA3P | Output | A-Link Positive LVDS Differential Data Output | 160 | | LVACKM | Output | A-Link Negative LVDS Differential Data Output | 165 | | LVACKP | Output | A-Link Positive LVDS Differential Data Output | 164 | | LVB0M | Output | B-Link Negative LVDS Differential Data Output | 187 | | LVB0P | Output | B-Link Positive LVDS Differential Data Output | 186 | | LVB1M | Output | B-Link Negative LVDS Differential Data Output | 181 | | LVB1P | Output | B-Link Positive LVDS Differential Data Output | 180 | | LVB2M | Output | B-Link Negative LVDS Differential Data Output | 179 | | LVB2P | Output | B-Link Positive LVDS Differential Data Output | 178 | | LVB3M | Output | B-Link Negative LVDS Differential Data Output | 175 | | LVB3P | Output | B-Link Positive LVDS Differential Data Output | 174 | | LVBCKM | Output | B-Link Negative LVDS Differential Data Output | 177 | | LVBCKP | Output | B-Link Positive LVDS Differential Data Output | 176 | | GPO Interface | | | | | | |---------------|----------|---------------------------------------------------------|-----|--|--| | Pin Name | Pin Type | Function | Pin | | | | PWM0 | Output | GPO with PWM Function; 4mA driving strength | 200 | | | | PWM1 | Output | GPO with PWM Function; 4mA driving strength | 201 | | | | GPO[1] | I/O | GPO / FIELD input; 4mA driving strength | 78 | | | | GPO[2] | 1/0 | GPO / Digital VSYNC Input; 4mA driving strength | 77 | | | | GPO[3] | 1/0 | GPO / DE Input; 4mA driving strength | 76 | | | | GPO[4] | 1/0 | GPO / Secondary Video Clock Input; 4mA driving strength | 52 | | | | GPO[5] | 1/0 | GPO / Digital HSYNC Input; 4mA driving strength | 51 | | | ### **DRAM Interface** | Pin Name | Pin Type | Function | Pin | |-------------|----------|------------------------------------------------------------------|-----------------------------------| | MVREF | Input | Reference Voltage for DDR SDRAM Interface | 104 | | MCLKE | Output | DRAM Memory Clock Enable | 105 | | MCLKZ | Output | DRAM Memory clock Complementary /Input (for differential clocks) | 106 | | MCLK | Output | DRAM Memory Clock | 107 | | RASZ | Output | Row Address Strobe, active low | 112 | | CASZ | Output | Column Address Strobe, active low | 115 | | WEZ | Output | Write Enable, active low | 116 | | DQM[1:0] | Output | Data Mask Byte Enable | 101, 133 | | DQS[3:0] | Output | Data Strobe | 81, 100, 134, 153 | | BADR[1:0] | Output | Memory Bank Address | 110, 111 | | MADR[11:0] | Output | Memory Address | 130-127, 124-117 | | MDATA[31:0] | 1/0 | Memory Data | 82-85, 88-99,<br>135-138, 141-152 | ## Misc. Interface | Pin Name | Pin Type | Function | Pin | |----------|---------------------------|-------------------------------------------------------------------|-----| | XIN | Crystal Oscillator Input | Crystal Oscillator Input | 203 | | XOUT | Crystal Oscillator Output | Crystal Oscillator Output | 202 | | DDCD_DA | I/O w/ 5V-tolerant | HDCP Serial Bus Data / DDC data of DVI port; 4mA driving strength | 14 | | DDCD_CK | Input w/ 5V-Tolerant | HDCP Serial Bus Clock / DDC Clock of DVI Port | 15 | | BYPASS | | For External Bypass Capacitor | 158 | | VCTRL | Output | Regulator Control | 62 | ## Power Pins | Pin Name | Pin Type | Function | Pin | |-----------|------------|-----------------|--------| | AVDD_DVI | 3.3V Power | DVI Power | 4, 10 | | AVDD_ADC | 3.3V Power | ADC Power | 17, 34 | | AVDD_PLL | 3.3V Power | PLL Power | 12 | | AVDD_PLL2 | 3.3V Power | PLL Power | 109 | | AVDD_APLL | 1.8V Power | Audio PLL Power | 49 | | AVDD_MPLL | 3.3V Power | PLL Power | 204 | | Pin Name | Pin Type | Function | Pin | |----------|----------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------| | VDDM | 3.3V Power (SDR SDRAM) /<br>2.5V Power (DDR SDRAM) | DRAM Interface Power | 86, 102, 113, 125, 139,<br>154 | | VDDP | 3.3V Power | Digital Output Power | 66, 162, 182 | | VDDC | 1.8V Power | Digital Core Power | 63, 79, 131, 156, 173,<br>185, 195 | | GND | Ground | Ground | 1, 7, 13, 16, 35, 50, 64, 65, 80, 87, 103, 108, 114, 126, 132, 140, 155, 157, 159, 163, 172, 183, 184, 194, 205, 206 | ## **MECHANICAL DIMENSIONS** | Complete | N | lillimet | er | Inch | | | | |----------|-------------|----------|------|-------------|-------|-------|--| | Symbol | Min. Nom. | | Max. | Min. | Nom. | Max. | | | Α | | 1 | 4.10 | - | - | 0.161 | | | A1 | 0.25 | J | - | 0.010 | - | - | | | A2 | 3.20 | 3.32 | 3.60 | 0.126 0.131 | | 0.142 | | | D | | 31.20 | | 1.228 | | | | | D1 | <b>&gt;</b> | 28.00 | | 1.102 | | | | | D2 | | 25.50 | | 1.004 | | | | | E | | 31.20 | | | 1.228 | | | | E1 | | 28.00 | | 1.102 | | | | | E2 | | 25.50 | | 1.004 | | | | | R1 | 0.13 | - | - | 0.005 - | | - | | | R2 | 0.13 | - | 0.30 | 0.005 | - | 0.012 | | | Cumbal | M | lillimet | er | Inch | | | | |--------|---------------|----------|------|----------|-----------|-------|--| | Symbol | Min. Nom. | | Max. | Min. Nom | | Max. | | | θ | 0° | - | 7° | 0° | - | 7° | | | θ1 | 0° | 0° - | | 0° | - | - | | | θ2 | 8° Ref 8° Ref | | | | | | | | b | b 0.17 0.2 | | 0.27 | 0.007 | 0.008 | 0.011 | | | С | 0.11 | 0.15 | 0.23 | 0.004 | 0.006 | 0.009 | | | е | C | ).50 BS( | С. | 0. | 020 BS | C. | | | L | 0.73 | 0.88 | 1.03 | 0.029 | 0.035 | 0.041 | | | L1 | | 1.60 Ref | | | 0.063 Ref | | | | S | 0.20 | - | - | 0.008 | - | - | | #### **General Description** #### Introduction The VCT 49xxl is an IC family of high-quality single-chip TV processors. Modular design and deep-submicron technology allow the economic integration of features in all classes of single-scan TV sets. The VCT 49xxl family is based on functional blocks contained and approved in existing products like DRX 396xA, MSP 34x5G, VSP 94x7B, DDP 3315C, and SDA 55xx. Each member of the family contains the entire IF, audio, video, display, and deflection processing for 4:3 and 16:9 50/60-Hz mono and stereo TV sets. The integrated microcontroller is supported by a powerful OSD generator with integrated Teletext & CC acquisition including on-chip page memory. Fig.: Single-chip VCT 49xxI #### **Features** The VCT 49xxl family offers a rich feature set, covering the whole range of state-of-the-art 50/60-Hz TV applications. - PSSDIP88-1/-2 package - PMQFP144-2 package - Submicron CMOS technology - Low-power standby mode - Single 20.25-MHz reference crystal - 8-bit 8051 instruction set compatible CPU - Up to 256 kB on-chip program ROM - WST, PDC, VPS, and WSS acquisition - Closed Caption and V-chip acquisition - Up to 10 pages on-chip teletext memory - Multi-standard QSS IF processing with single SAW - FM Radio and RDS with standard TV tuner - TV-sound demodulation: - all A2 standards - all NICAM standards - BTSC/SAP with MNR (DBX optional) - EIA-J - Baseband sound processing for loudspeaker channel: - volume - · bass and treble - loudness - balance - spatial effect (e.g. pseudo stereo) - Micronas AROUND (virtual Dolby optional) - Micronas BASS - CVBS, S-VHS, YC<sub>r</sub>C<sub>b</sub> and RGB inputs - 4H adaptive comb filter (PAL/NTSC) - multi-standard color decoder (PAL/NTSC/SECAM) - Nonlinear horizontal scaling "panorama vision" - Luma and chroma transient improvement (LTI, CTI) - Non-linear color space enhancement (NCE) - Dynamic black level expander (BLE) - Scan velocity modulation output - Soft start/stop of H-drive - Vertical angle and bow correction - Average and peak beam current limiter - Nonlinear and dynamic EHT compensation - Black switch off procedure (BSO) #### **Chip Architecture** Fig.: Block diagram of the VCT 49xxl ### **Pin Connections and Short Descriptions** NC = not connected LV = if not used, leave vacant OBL = obligatory; connect as described in circuit diagram IN = Input Pin OUT = Output Pin SUPPLY = Supply Pin | Pin No. | | Pin Name | Туре | Connection | Short Description | | | |------------------|--------------------|------------|--------|---------------|---------------------------------------------|--|--| | PSSDIP<br>88-pin | PMQFP-2<br>144-pin | | | (If not used) | | | | | 1 | 128 | GND | SUPPLY | OBL | Ground Platform | | | | 2 | 129 | VSUP5.0BE | SUPPLY | OBL | Supply Voltage Analog Video Back-end, 5.0 V | | | | 3 | 130 | TEST | IN | GND | Test Input, reserved for Test | | | | 4 | 131 | VERT+ | OUT | LV | Differential Vertical Sawtooth Output | | | | 5 | 132 | VERT- | OUT | LV | Differential Vertical Sawtooth Output | | | | 6 | 133 | EW | OUT | LV | Vertical Parabola Output | | | | 7 | 134 | RSW2 | OUT | LV | Range Switch 2 Output | | | | 8 | 135 | RSW1 | OUT | LV | Range Switch 1 Output | | | | 9 | 136 | SENSE | IN | GND | Sense ADC Input | | | | 10 | 137 | GNDM | IN | GND | Reference Ground for Sense ADC | | | | 11 | 138 | FBIN | IN | GND | Fast Blank Input, Back-end | | | | 12 | 139 | RIN | IN. | GND | Analog Red Input, Back-end | | | | 13 | 140 | GIN | IN | GND | Analog Green Input, Back-end | | | | 14 | 141 | BIN | IN | GND | Analog Blue Input, Back-end | | | | 15 | 142 | SVMOUT | OUT | VSUP5.0BE | Scan Velocity Modulation Output | | | | 16 | 143 | ROUT | OUT | VSUP5.0BE | Analog Red Output | | | | 17 | 144 | GOUT | OUT | VSUP5.0BE | Analog Green Output | | | | 18 | 1 | BOUT | OUT | VSUP5.0BE | Analog Blue Output | | | | 19 | 2 | VRD | | OBL | Reference Voltage for RGB DACs | | | | 20 | 3 | XREF | | OBL | Reference Current for RGB DACs | | | | 21 | 4 | VSUP3.3BE | SUPPLY | OBL | Supply Voltage Analog Video Back-end, 3.3 V | | | | 22 | 5 | GND | SUPPLY | OBL | Ground Platform | | | | 23 | 6 | GND | SUPPLY | OBL | Ground Platform | | | | 24 | 7 | VSUP3.3IO | SUPPLY | OBL | Supply Voltage I/O Ports, 3.3 V | | | | 25 | 8 | VSUP3.3DAC | SUPPLY | OBL | Supply Voltage Video DACs, 3.3 V | | | | 26 | 9 | GNDDAC | SUPPLY | OBL | Ground Video DACs | | | | 27 | 10 | SAFETY | IN | GND | Safety Input | | | | Pin<br>PSSDIP<br>88-pin | No.<br>PMQFP-2<br>144-pin | Pin Name | Туре | Connection<br>(If not used) | Short Description | |-------------------------|---------------------------|-----------|--------|-----------------------------|----------------------------------------------| | 28 | 11 | HFLB | IN | HOUT | Horizontal Flyback Input | | 29 | 12 | HOUT | OUT | LV | Horizontal Drive Output | | 30 | 13 | VPROT | IN | GND | Vertical Protection Input | | | 37 | PWMV | OUT | LV | PWM Vertical Output | | | 38 | DFVBL | OUT | LV | Dynamic Focus Vertical Blanking Output | | 31 | 39 | SDA | IN/OUT | OBL | I <sup>2</sup> C Bus Data Input/Output | | 32 | 40 | SCL | IN/OUT | OBL | I <sup>2</sup> C Bus Clock Input/Output | | 33 | 41 | P21 | IN/OUT | LV | Port 2, Bit 1 Input/Output | | 34 | 42 | P20 | IN/OUT | LV | Port 2, Bit 0 Input/Output | | 35 | 43 | P17 | IN/OUT | LV | Port 1, Bit 7 Input/Output | | 36 | 44 | P16 | IN/OUT | LV | Port 1, Bit 6 Input/Output | | 37 | 45 | P15 | IN/OUT | LV | Port 1, Bit 5 Input/Output | | 38 | 46 | P14 | IN/OUT | LV | Port 1, Bit 4 Input/Output | | 39 | 47 | P13 | IN/OUT | LV | Port 1, Bit 3 Input/Output | | 40 | 48 | P12 | IN/OUT | LV | Port 1, Bit 2 Input/Output | | 41 | 49 | P11 | IN/OUT | LV | Port 1, Bit 1 Input/Output | | 42 | 50 | P10 | IN/OUT | LV | Port 1, Bit 0 Input/Output | | 43 | 53 | VSUP3.3FE | SUPPLY | OBL | Supply Voltage Analog Video Front-end, 3.3 V | | 44 | 54 | GND | SUPPLY | OBL | Ground Platform | | 45 | 55 | GND | SUPPLY | OBL | Ground Platform | | 46 | 56 | VSUP1.8FE | SUPPLY | OBL | Supply Voltage Analog Video Front-end, 1.8 V | | 47 | 57 | VOUT3 | OUT | LV | Analog Video 3 Output | | 48 | 58 | VOUT2 | OUT | LV | Analog Video 2 Output | | 49 | 59 | VOUT1 | OUT | LV | Analog Video 1 Output | | 50 | 60 | VIN1 | IN | GND | Analog Video 1 Input | | 51 | 61 | VIN2 | IN | GND | Analog Video 2 Input | | 52 | 62 | VIN3 | IN | GND | Analog Video 3 Input | | 53 | 63 | VIN4 | IN | GND | Analog Video 4 Input | | 54 | 64 | VIN5 | IN | GND | Analog Video 5 Input | | 55 | 65 | VIN6 | IN | GND | Analog Video 6 Input | | 56 | 66 | VIN7 | IN | GND | Analog Video 7 Input | | 57 | 67 | VIN8 | IN | GND | Analog Video 8 Input | | 58 | 68 | VIN9 | IN | GND | Analog Video 9 Input | | Pin<br>PSSDIP<br>88-pin | No.<br>PMQFP-2<br>144-pin | Pin Name | Туре | Connection<br>(If not used) | Short Description | |-------------------------|---------------------------|-------------------|-------------|-----------------------------|--------------------------------------------------------------| | 59 | 69 | VIN10 | IN | GND | Analog Video 10 Input | | 60 | 70 | VIN11 | IN | GND | Analog Video 11 Input | | 61 | 98 | P23 | IN/OUT | LV | Port 2, Bit 3 Input/Output | | 62 | 99 | P22 | IN/OUT | LV | Port 2, Bit 2 Input/Output | | 63 | 100 | XTAL2 | OUT | OBL | Analog Crystal Output | | 64 | 101 | XTAL1 | IN | OBL | Analog Crystal Input | | 65 | 102 | VSUP1.8DIG | SUPPLY | OBL | Supply Voltage Digital Core, 1.8 V (main and standby supply) | | 66 | 103 | GND | SUPPLY | OBL | Ground Platform | | 67 | 104 | GND | SUPPLY | OBL | Ground Platform | | 68 | 105 | VSUP3.3DIG | SUPPLY | OBL | Supply Voltage Digital Core, 3.3 V (main and standby supply) | | 69 | 106 | VSUP5.0IF | SUPPLY | OBL | Supply Voltage Analog IF Front-end, 5.0 V | | 70 | 107 | GNDIF | SUPPLY | OBL | Ground Analog IF Front-end | | 71 | 108 | RESETQ | IN/OUT | OBL | Reset Input/Output | | 72 | 109 | IFIN+ | IN | VREF <sub>IF</sub> | Differential IF Input | | 73 | 110 | IFIN- | IN | VREF <sub>IF</sub> | Differential IF Input | | 74 | 111 | VREFIF | | OBL | Reference Voltage, IF ADC | | 75 | 112 | TAGC | OUT | LV | Tuner AGC Output | | 76 | 113 | AIN1R /<br>SIF | IN/OUT | GND | Analog Audio 1 Input, Right<br>Analog 2nd Sound IF Output | | 77 | 114 | AIN1L | IN | GND | Analog Audio 1 Input, Left | | 78 | 115 | AIN2R | IN | GND | Analog Audio 2 Input, Right | | 79 | 116 | AIN2L | IN | GND | Analog Audio 2 Input, Left | | | 117 | AIN3R | IN | GND | Analog Audio 3 Input, Right | | | 118 | AIN3L | IN | GND | Analog Audio 3 Input, Left | | | 119 | AOUT2R | OUT | LV | Analog Audio 2 Output, Right | | | 120 | AOUT2L | OUT | LV | Analog Audio 2 Output, Left | | 80 | | AIN3R /<br>AOUT2R | IN /<br>OUT | LV | Analog Audio 3 Input, Right<br>Analog Audio 2 Output, Right | | 81 | | AIN3L /<br>AOUT2L | IN /<br>OUT | LV | Analog Audio 3 Input, Left<br>Analog Audio 2 Output, Left | | 82 | 121 | AOUT1R | OUT | LV | Analog Audio 1 Output, Right | | 83 | 122 | AOUT1L | OUT | LV | Analog Audio 1 Output, Left | | 84 | 123 | SPEAKERR | OUT | LV | Analog Loudspeaker Output, Right | | | No. | Pin Name | Туре | Connection | Short Description | |------------------|--------------------|-------------------|--------|---------------|--------------------------------------------------------------| | PSSDIP<br>88-pin | PMQFP-2<br>144-pin | | | (If not used) | | | 85 | 124 | SPEAKERL | OUT | LV | Analog Loudspeaker Output, Left | | 86 | 125 | VREFAU | | OBL | Reference Voltage, Audio | | 87 | 126 | VSUP8.0AU | SUPPLY | OBL | Supply Voltage Analog Audio, 8.0 V | | 88 | 127 | GND | SUPPLY | OBL | Ground Platform | | | 71 | P37 /<br>656IO7 | IN/OUT | LV | Port 3, Bit 7 Input/Output Digital 656 Bus 7 Input/Output | | | 72 | P36 /<br>656IO6 | IN/OUT | LV | Port 3, Bit 6 Input/Output Digital 656 Bus 6 Input/Output | | | 73 | P35 /<br>656IO5 | IN/OUT | LV | Port 3, Bit 5 Input/Output<br>Digital 656 Bus 5 Input/Output | | | 74 | P34 /<br>656IO4 | IN/OUT | LV | Port 3, Bit 4 Input/Output<br>Digital 656 Bus 4 Input/Output | | | 75 | P33 /<br>656IO3 | IN/OUT | LV | Port 3, Bit 3 Input/Output<br>Digital 656 Bus 3 Input/Output | | | 76 | GNDEIO | SUPPLY | OBL | Ground Extended I/O Ports | | | 77 | VSUP3.3EIO | SUPPLY | OBL | Supply Voltage Extended I/O Ports, 3.3 V | | | 78 | P32 /<br>656IO2 | IN/OUT | LV | Port 3, Bit 2 Input/Output<br>Digital 656 Bus 2 Input/Output | | | 79 | P31 /<br>656IO1 | IN/OUT | LV | Port 3, Bit 1 Input/Output<br>Digital 656 Bus 1 Input/Output | | | 80 | P30 /<br>656IO0 | IN/OUT | LV | Port 3, Bit 0 Input/Output<br>Digital 656 Bus 0 Input/Output | | | 81 | P26 /<br>656VIO | IN/OUT | LV | Port 2, Bit 6 Input/Output<br>Digital 656 Vsync Input/Output | | | 82 | P25 /<br>656HIO | IN/OUT | LV | Port 2, Bit 5 Input/Output<br>Digital 656 Hsync Input/Output | | | 83 | P24 /<br>656CLKIO | IN/OUT | LV | Port 2, Bit 4 Input/Output Digital 656 Clock Input/Output | | | 31 | ADB19 | OUT | LV | Address Bus 19 Output | | | 21 | ADB18 | OUT | LV | Address Bus 18 Output | | | 19 | ADB17 | OUT | LV | Address Bus 17 Output | | | 22 | ADB16 | OUT | LV | Address Bus 16 Output | | | 23 | ADB15 | OUT | LV | Address Bus 15 Output | | | 18 | ADB14 | OUT | LV | Address Bus 14 Output | | | 17 | ADB13 | OUT | LV | Address Bus 13 Output | | | 26 | ADB12 | OUT | LV | Address Bus 12 Output | | | 14 | ADB11 | OUT | LV | Address Bus 11 Output | | Pin | No. | Pin Name | Туре | Connection | Short Description | |------------------|--------------------|----------|--------|---------------|-----------------------------------| | PSSDIP<br>88-pin | PMQFP-2<br>144-pin | | | (If not used) | | | | 96 | ADB10 | OUT | LV | Address Bus 10 Output | | | 15 | ADB9 | OUT | LV | Address Bus 9 Output | | | 16 | ADB8 | OUT | LV | Address Bus 8 Output | | | 27 | ADB7 | OUT | LV | Address Bus 7 Output | | | 28 | ADB6 | OUT | LV | Address Bus 6 Output | | | 29 | ADB5 | OUT | LV | Address Bus 5 Output | | | 30 | ADB4 | OUT | LV | Address Bus 4 Output | | | 84 | ADB3 | OUT | LV | Address Bus 3 Output | | | 85 | ADB2 | OUT | LV | Address Bus 2 Output | | | 86 | ADB1 | OUT | LV | Address Bus 1 Output | | | 87 | ADB0 | OUT | LV | Address Bus 0 Output | | | 88 | DB0 | IN/OUT | LV | Data Bus 0 Input/Output | | | 89 | DB1 | IN/OUT | LV | Data Bus 1 Input/Output | | | 90 | DB2 | IN/OUT | LV | Data Bus 2 Input/Output | | | 91 | DB3 | IN/OUT | LV | Data Bus 3 Input/Output | | | 92 | DB4 | IN/OUT | LV | Data Bus 4 Input/Output | | | 93 | DB5 | IN/OUT | LV | Data Bus 5 Input/Output | | | 94 | DB6 | IN/OUT | LV | Data Bus 6 Input/Output | | | 95 | DB7 | IN/OUT | LV | Data Bus 7 Input/Output | | | 32 | RDQ | OUT | LV | Data Read Enable Output | | | 33 | WRQ | OUT | LV | Data Write Enable Output | | | 34 | OCF | OUT | LV | Opcode Fetch Output | | | 35 | ALE | OUT | LV | Address Latch Enable Output | | | 36 | RSTQ | OUT | LV | Internal CPU Reset Output | | | 97 | PSENQ | OUT | LV | Program Store Enable Output | | | 20 | PSWEQ | OUT | LV | Program Store Write Enable Output | | | 51 | XROMQ | IN | OBL | External ROM Enable Input | | | 52 | EXTIFQ | IN | LV | Enable External Interface Input | | | 24 | STOPQ | IN | LV | Stop CPU Input | | | 25 | ENEQ | IN | LV | Enable Emulation Input | #### **Pin Descriptions** #### **Supply Pins** VSUP1.8DIG - Supply Voltage 1.8 V This pin is main and standby supply for the digital core logic of controller, video, display and deflection processing. VSUP1.8FE - Supply Voltage 1.8 V This pin is main supply for the analog video front-end. VSUP3.3FE - Supply Voltage 3.3 V This pin is main supply for the analog video front-end. VSUP3.3IO - Supply Voltage 3.3 V This pin is main and standby supply for the digital I/O-ports. VSUP3.3DIG - Supply Voltage 3.3 V This pin is main supply for the digital core logic of IF and audio processing and digital video back-end. VSUP3.3BE - Supply Voltage 3.3 V This pin is main supply for the analog video back-end. **VSUP5.0BE** – Supply Voltage 5.0 V This pin is main supply for the analog video back-end. **VSUP8.0AU** – Supply Voltage 8.0 V This pin is main supply for the analog audio processing. **GND** – Ground Platform This pin is main ground for all above supplies. **VSUP3.3DAC** – Supply Voltage 3.3 V This pin is main supply for the video DACs. GNDDAC - Ground for 3.3 V Video DAC Supply VSUP5.0IF - Supply Voltage 5.0 V This pin is main supply for the analog IF front-end. **GNDIF** – Ground for 5.0 V IF Supply VSUP3.3EIO – Supply Voltage 3.3 V This pin is main and standby supply for the extended digital I/O-ports available in QFP package only. It is internally connected to **VSUP3.3IO**. **GNDEIO** – Ground for 3.3 V Extended I/O Supply It is internally connected to GND. #### **Application Note:** All **GND** pins must be connected to a low-resistive ground plane underneath the IC. All supply pins must be connected separately with short and low-resistive lines to the power supply. Decoupling capacitors from **VSUPxx** to **GND** have to be placed as closely as possible to these pins. It is recommended to use more than one capacitor. By choosing different values, the frequency range of active decoupling can be extended. #### **IF Pins** **VREFIF** – Reference Voltage for Analog IF (Fig. 4–9) This pin must be connected to **GNDIF** via a circuitry according to the application circuit. Low inductance caps are necessary. **IFIN+**, **IFIN-** – Balanced IF Input (Fig. 4–6) These pins must be connected to the SAW filter output. The SAW filter has to be placed as close as possible. The layout of the IF input should be symmetrical with respect to **GNDIF**. SIF - 2nd Sound IF Output (Fig. 4-8) Output level is set via $I^2$ C-Bus. An appropriate sound processor (e.g. MSP) can be connected to this pin. This pin is also configurable as audio input (see Fig. 4–10). **TAGC** – Tuner AGC Output (Fig. 4–7) This pin controls the delayed tuner AGC. As it is a noise-shaped-I-DAC output, it has to be connected according to the application circuit. #### **Audio Pins** **VREFAU** – Reference Voltage for Analog Audio (Fig. 4–14) This pin serves as the internal ground connection for the analog audio circuitry. It must be connected to the **GND** pin with a 3.3 $\mu$ F and a 100 nF capacitor in parallel. This pins shows a DC level of typically 3.77 V. AIN1 L - Audio 1 Inputs (Fig. 4–10) The analog input signal for audio 1 is fed to this pin. Analog input connection must be AC coupled. **AIN1 R** – Audio 1 Inputs (Fig. 4–10) The analog input signal for audio 1 is fed to this pin. Analog input connection must be AC coupled. This pin is also configurable as sound IF output (see Fig. 4–8). AIN2 R/L - Audio 2 Inputs (Fig. 4-10) The analog input signal for audio 2 is fed to this pin. Analog input connection must be AC coupled. AIN3 R/L - Audio 3 Inputs (Fig. 4-10) The analog input signal for audio 3 is fed to this pin. Analog input connection must be AC coupled. ### **General Description** AOUT1 R/L - Audio 1 Outputs (Fig. 4-11) Output of the analog audio 1 signal. Connections to these pins are intended to be AC coupled. **AOUT2 R/L** – Audio 2 Outputs (Fig. 4–11) Output of the analog audio 2 signal. Connections to these pins are intended to be AC coupled. **SPEAKER R/L** – Loudspeaker Outputs (Fig. 4–13) Output of the loudspeaker signal. A 1 nF capacitor to **GND** must be connected to these pins. Connections to these pins are intended to be AC-coupled. #### **Video Pins** VIN 1-11 - Analog Video Input (Fig. 4-15) These are the analog video inputs. A CVBS, S-VHS, YCrCb or RGB/FB signal is converted using the luma, chroma and component AD converters. The input signals must be AC-coupled by 100nF. In case of an analog fast blank signal carrying alpha blending information the input signal must be DC-coupled. **VOUT 1-3** – Analog Video Output (Fig. 4–16) The analog video inputs that are selected by the video source select matrix are output at these pins. RIN, GIN, BIN - Analog RGB Input (Fig. 4-17) These pins are used to insert an external analog RGB signal, e.g. from a SCART connector which can be switched to the analog RGB outputs with the fast blank signal. Separate brightness and contrast settings for the external analog signals are provided. FBIN - Fast Blank Input (Fig. 4–18) This pin is used to switch the RGB outputs to the external analog RGB inputs. The active level (low or high) can be selected by software. **ROUT, GOUT, BOUT** – Analog RGB Output (Fig. 4–19) These pins are the analog Red/Green/Blue outputs of the back-end. The outputs are current sinks. **SVMOUT** – Scan Velocity Modulation Output (Fig. 4–19) This output delivers the analog SVM signal. The D/A converter is a current sink like the RGB D/A converters. At zero signal the output current is 50% of the maximum output current. VRD - DAC Reference Decoupling (Fig. 4-20) Via this pin the RGB-DAC reference voltage is decoupled by an external capacitor. The DAC output currents depend on this voltage, therefore a pulldown transistor can be used to shut off all beam currents. A decoupling capacitor of 4.7 $\mu F$ in parallel to 100 nF (low inductance) is required. XREF – DAC Current Reference (Fig. 4–20) External reference resistor for DAC output currents, typical 10 $k\Omega$ to adjust the output current of the D/A converters. (see recommended operating conditions). This resistor has to be connected to ground as closely as possible to the pin. #### **CRT Pins** **VPROT** – Vertical Protection Input (Fig. 4–22) The vertical protection circuitry prevents the picture tube from burn-in in the event of a malfunction of the vertical deflection stage. If the peak-to-peak value of the sawtooth signal from the vertical deflection stage is too small, the RGB output signals are blanked. **SAFETY** – Safety Input (Fig. 4–22) This input has two thresholds. A signal between the lower and upper threshold means normal function. A signal below the lower threshold or above the upper threshold is detected as malfunction and the RGB signals will be blanked. **HOUT** – Horizontal Drive Output (Fig. 4–21) This open source output supplies the drive pulse for the horizontal output stage. An external pulldown resistor has to be used. The polarity and gating with the flyback pulse are selectable by software. **HFLB** – Horizontal Flyback Input (Fig. 4–22) Via this pin the horizontal flyback pulse is supplied to the VCT 49xxI. **VERT+, VERT**– Vertical Sawtooth Output (Fig. 4–23) These pins supply the symmetrical drive signal for the vertical output stage. The drive signal is generated with 15-bit precision. The analog voltage is generated by a 4 bit current-DAC with an external resistor of $6.8 \text{ k}\Omega$ and uses digital noise shaping. EW - East-West Parabola Output (Fig. 4-24) This pin supplies the parabola signal for the East-West correction. The drive signal is generated with 15 bit precision. The analog voltage is generated by a 4 bit current-DAC with an external resistor of 6.8 k $\Omega$ and uses digital noise shaping. **PWMV** – PWM Vertical Output (Fig. 4–35) This pin provides an adjustable vertical parabola with 7 bit resolution and appr. 79.4 kHz PWM frequency. **DFVBL** – Dynamic Focus Vertical Blanking (Fig. 4–35) This pin supplies the blank pulse for dynamic focus during vertival blanking period or a free programmable horizontal pulse for horizontal dynamic focus generation. ### **General Description** SENSE - Measurement ADC Input (Fig. 4-27) This is the input of the analog to digital converter for the picture and tube measurement. Three measurement ranges are selectable with RSW1 and RSW2. **GNDM** – Measurement ADC Reference Input This is the reference ground for the measurement A/D converter. Connect this pin to GND. **RSW1** – Range Switch1 for Measuring ADC (Fig. 4–25) These pin is an open drain pulldown output. During cutoff and white drive measurement the switch is off. During the rest of time it is on. The RSW1 pin can be used as second measurement ADC input for picture beam current measurement. **RSW2** – Range Switch2 for Measuring ADC (Fig. 4–26) These pin is an open drain pulldown output. During cutoff measurement the switch is off. During white drive measurement the switch is on. Also during the rest of time it is on. It is used to set the range for white drive current measurement. #### **Controller Pins** **XTAL1** – Crystal Input and **XTAL2** Crystal Output (Fig. 4–28) These pins connect a 20.25 MHz crystal to the internal oscillator. An external clock can be fed into XTAL1. RESETQ - Reset Input/Output (Fig. 4-29) A low level on this pin resets the VCT 49xxl. The internal CPU can pull down this pin to reset external devices connected to this pin. **TEST** – Test Input (Fig. 4–30) This pin enables factory test modes. For normal operation, it must be connected to ground. SCL – I<sup>2</sup>C Bus Clock (Fig. 4–31) This pin delivers the I<sup>2</sup>C bus clock line. The signal can be pulled down by external slave ICs to slow down data transfer. **SDA** – I<sup>2</sup>C Bus Data (Fig. 4–31) This pin delivers the I<sup>2</sup>C bus data line. **P10–P13**, **P20–P23** – I/O Port (Fig. 4–32) These pins provide CPU controlled I/O ports. **P14-P17** – I/O Port (Fig. 4-33) These pins provide CPU controlled I/O ports. Additionally they can be used as analog inputs for the controller ADC. **P24**–**P26**, **P30**–**P37** – I/O Port (Fig. 4–34) These pins provide CPU controlled I/O ports. ADB0-ADB19 - Address Bus Output (Fig. 4–35) These 20 lines provide the CPU address bus output to access external memory. DB0-DB7 - Data Bus Input/Output (Fig. 4-36) These 8 lines provide the bidirectional CPU data bus to access external memory. WRQ – Data Write Enable Output (Fig. 4–35) This pin controls the direction of data exchange between the CPU and the external data memory device (SRAM). RDQ - Data Read Enable Output (Fig. 4–35) This pin is used to enable the output driver of the external data memory device (SRAM) for read access. **PSENQ** – Program Store Enable Output (Fig. 4–35) This pin is used to enable the output driver of the external program memory device (ROM/FLASH) for read access. **PSWEQ** – Program Store Write Enable Output (Fig. 4–35) This pin is used to write into the external program flash memory device. XROMQ - External ROM Enable Input (Fig. 4-37) This pin must be pulled low to access the external program memory. **XROMQ** has an internal pull-up resistor. **EXTIFQ** – Enable External Memory Interface Input (Fig. 4–37) This pin must be pulled low to enable the external memory interface. **EXTIFQ** has an internal pull-up resistor. STOPQ - Stop CPU Input (Fig. 4–37) Applying a low level during the input phase freezes the realtime relevant internal peripherals such as timers and interrupt controller. **STOPQ** has an internal pull-up resistor. ENEQ – Enable Emulation Input (Fig. 4–37) Only if this pin is set to low level. STOPO and OC Only if this pin is set to low level, STOPQ and OCF are operational. **ENEQ** has an internal pull-up resistor. **ALE** – Address Latch Enable Output (Fig. 4–35) This signal indicates changes on the address bus. **OCF** – Opcode Fetch Output (Fig. 4–35) A high level driven by the CPU during output phase indicates the beginning of a new instruction. **RSTQ** – Internal CPU Reset Input/Output (Fig. 4–38) This pin is used for emulation purpose only. A low level on this pin resets the CPU. It also indicates an internal reset of the CPU. ## **General Description** Fig. PMQFP144-2 package ## **Advance Information Supplement** | Subject: | Additional Info for VCT 49xyl | |-----------------------|--------------------------------------------------| | Data Sheet Concerned: | VCT 49xyl<br>6251-573-1AI, Edition Feb. 18, 2004 | | Supplement: | Version History | | Edition: | Dec. 16, 2004 | Changes to the previous revision are indicated by change bars. Please note section 2.1.1.2., which is of importance for the use of the VCT-I F1 in combination with NICAM-audio modes. #### 1. VCT 49xyl Version History #### 1.1. Field Problems Field test results are available for the VCT 49xyl versions C7 to D5. The versions F1 and F2 are intended to solve all listed field problems. Table 1-1: History of field problems | No. | Field Problem | <b>C7</b> | D2 | D4 | D5 | F1 | F2 | Comment | |------|----------------------------|-----------|----|----|----|----|----|----------------------------| | FP01 | Streaky Noise | Х | Х | Х | Х | | | Problem solved in F1 | | FP02 | Modulator Imbalance | Х | Х | Х | Х | | | Problem solved in F1 | | FP03 | FM Modulation | Х | Х | Х | Х | | | Problem solved in F1 | | FP04 | Color Clipping | Х | Х | Х | Х | Х | | Problem to be solved in F2 | | FP05 | Closed Caption Performance | Х | Х | Х | Х | | | Problem to be solved in F1 | | FP06 | VSP-AGC performance | Х | Х | Х | Х | Х | | Problem to be solved in F2 | | FP07 | Sync/H-PLL performance | Х | Х | Х | Х | Х | | Problem to be solved in F2 | #### 1.2. Functional Problems For a more detailed description and workarounds of the functional problems please refer to the list of the particular VCT 49xyl version in the next sections. The problem numbers are consistent throughout the whole document. The versions F1 and F2 are intended to solve the remaining problems. Table 1-2: History of functional problems | No. | Functional Problem | C6 | <b>C7</b> | D2 | D4 | D5 | F1 | F2 | Comment | |-----|--------------------------|----|-----------|----|----|----|----|----|----------------------| | 18 | Vertical Synchronisation | Х | Х | | | | | | Problem solved in D2 | | 26 | Picture Frame Blanked | Х | Х | | | | | | Problem solved in D2 | | 34 | Reset after Read | X | Х | | | | | | Problem solved in D2 | Table 1–2: History of functional problems, continued | No. | Functional Problem | C6 | <b>C7</b> | D2 | D4 | D5 | F1 | F2 | Comment | |-----|-----------------------------------------------|----|-----------|-----|----|----|----|----|-------------------------------------------------------------------------------------| | 39 | Peaking Filter | Х | Х | | | | | | Problem solved in D2 | | 40 | Bandwidth of Antialias Filter | Х | Х | | | | | | Problem solved in D2 | | 41 | SVM Overflow | Х | Х | | | | | | Problem solved in D2 | | 42 | ADC Initialisation | Х | Х | | | | | | Problem solved in D2 | | 43 | a) Clock Noise | ! | ! | ! | ! | ! | ! | ! | ! = Applicative methods solve the problem to a large extent | | | b) IF-Nonlinearity | Х | Х | x*) | Х | Х | Х | | *) slight degradation in<br>comparison to C6/7, D4/5.<br>Problem to be solved in F2 | | 45 | DRX Video-DAC Headroom | Х | | | | | | | Problem solved in C7 | | 46 | HORPOS changes color multiplex | Х | Х | | | | | | Problem solved in D2 | | 47 | Preframe Generator | Х | Х | | | | | | Problem solved in D2 | | 48 | DRX AGC Hangup | Х | Х | | | | | | Problem solved in D2 | | 50 | Fastblank Monitor | Х | Х | Х | Х | Х | | | Problem solved in F1 | | 51 | East/West Glitch | | | ! | ! | ! | | | Problem appeared in D2,<br>Problem solved in F1<br>! = workaround available | | 52 | OSD Jitter | | | Х | Х | | | | Problem appeared in D2,<br>Problem solved in D5 | | 53 | MSP Automatic Standard<br>Detection for EIA-J | Х | Х | Х | | | | | Problem solved in D4 | | 54 | MSP Standard Toggle in HDEV-<br>Mode fails | Х | Х | Х | | | | | Problem solved in D4 | | 55 | OSD Offset Compensation | Х | Х | Х | Х | Х | | | Problem solved in F1 | | 56 | ESD Induced Reset | | | ! | ! | ! | | | Problem appeared in D2,<br>Problem solved in F1<br>! = workaround available | | 57 | White Blanking Line in OSD | ! | ! | ! | ! | ! | | | Problem solved in F1<br>! = workaround available | | 58 | EHT | | | ! | ! | ! | | | Problem appeared in D2,<br>Problem solved in F1<br>! = workaround available | | 60 | VCR detection "TVMODE" | Х | Х | ! | ! | ! | ! | ! | ! = Workaround available<br>no redesign planned | | 61 | Vertical flywheel mode (VFLYWHLMD) | ! | ! | ! | ! | ! | ! | ! | ! = Workaround available<br>no redesign planned | | 62 | BLE | ! | ! | ! | ! | ! | | | Problem solved in F1<br>! = workaround available | Table 1–2: History of functional problems, continued | No. | Functional Problem | C6 | <b>C7</b> | D2 | D4 | D5 | F1 | F2 | Comment | |-----|---------------------------------------|----|-----------|----|----|----|----|----|-----------------------------------------------------------------------------------| | 63 | ODC-Modes: FHPULLIN/<br>SHPULLIN | ! | ! | ! | ! | ! | ! | ! | ! = Workaround available<br>no redesign planned | | 64 | Safety Pin | Х | Х | х | Х | Х | | | Problem solved in F1 | | 65 | 13.5MHz Backend Mode | - | - | Х | Х | Х | | | - = new feature in D2,<br>Problem solved in F1 | | 66 | ITU656 Interference | - | - | Х | Х | Х | | | - = new feature in D2,<br>Problem solved in F1 | | 67 | Audio EIA-J: Plop from stereo to mono | Х | х | Х | Х | Х | х | | under investigation<br>Problem to be solved in F2 | | 68 | BSO | Х | Х | Х | Х | Х | | | Problem solved in F1 | | 69 | H-Out Jitter | ! | ! | Х | Х | Х | | | Problem solved in F1<br>! = workaround available | | 70 | SCE Luma Input | - | - | Х | Х | Х | | | - = new feature in D2,<br>Problem solved in F1 | | 71 | YUV ECO Mode | Х | Х | Х | Х | Х | | | Problem solved in F1 | | 72 | Scaler Bondoption | Х | Х | Х | х | Х | | | Problem solved in F1 | | 73 | FM radio not working | | | 2 | | | ! | | Problem appeared in F1,<br>Problem to be solved in F2<br>! = workaround available | | 74 | ITU656 Biterror | | | | | | Х | | Problem appeared in F1,<br>Problem to be solved in F2 | ### 7. VCT 49xyl-C7 The VCT 49xyl-C7 is pin-compatible to VCT 49xyl-C6 and VCT 49xyl-C4. Problem 45 has been solved. Problem 43 is partly solved: Improved internal clock suppression leads to reduced noise floor and better video snr. Problems 53 and 54 have not been detected before D2. VCT 49xyl-C7 includes functionality of DRX396xA-H8. Table 7–1: Functional problems of VCT 49xyl-C7: | No. | Problem | Description | Comment | ОК | |-----|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----| | 18 | Vertical Synchronisation | Vertical pull-in after channel change takes too long | hardware redesign D1 workaround: increase LPFOPOFF | D1 | | 26 | Picture Frame Blanked | Left side of picture frame is blanked if HORPOSG<180. | hardware redesign D1 | D1 | | 34 | Reset after Read | All I2C register with "reset by read" are not functional (NMSTATUS, LBDSTATUS, FBLACTIVE, FBFALL, FBRISE, PFBL/G/R/B). | hardware redesign D1 | D1 | | 39 | Peaking Filter | In case of PKCF=2,3, the dynamic peaking adaption doesn't work. Thus the peaking signal is limited only. | hardware redesign D1 | D1 | | 40 | Bandwidth of Antialias<br>Filter | The bandwidth adjustment of the antialias filter 1-6 is disturbed. This causes wrong filter settings after reset and/or after a modification of TRIM_FILTER1-6 | hardware redesign D1 workaround: <0xb0 0x2f 0x00 0x01> | D1 | | 41 | SVM Overflow | The SVM output signal is not limited correctly over the full range of SVLIM. | hardware redesign D1 workaround: SVLIM = 31 | D1 | | 42 | ADC Initialisation | Wrong initialisation of RGB ADCs after power-on causes color mismatch. | hardware redesign D1 workaround: <0xb0 0x37 0x00 0xe4> | D1 | | 43 | Clock Noise | Induced harmonics of the system clock generate visible interference on weak IF input signals. | hardware redesign D1 | | | 46 | HORPOS changes color multiplex | When picture is shifted to the right via HORPOS the color multiplex is inverted. | hardware redesign D1 workaround: HORPOS+HORWIDTH < 1287 | D1 | | 47 | Preframe Generator | The preframe generator cannot produce full screen background color. | hardware redesign D1 | D1 | | No. | Problem | Description | Comment | ок | |-----|----------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----| | 48 | DRX AGC Hangup | If VAGC_REDUC>0 and positive signal jumps above top level, AGC hangup may occur and CVBS output level is reduced. | firmware redesign D1 workaround: KI_CHANGE_TH = 19 after standard change | D2 | | 53 | MSP Automatic Standard Detection | Automatic standard detection fails, if EIA-J is selected as preferred 4.5MHz-sound carrier. | firmware redesign D4 workaround: avoid Mod_4_5MHz[1:0]=[1,0]. If Mod_ASS and Mod_Dis_Std_Chg = 1, EIA-J is detected anyhow | D4 | | 54 | MSP Standard Toggle in HDEV-Mode fails | Toggling between Standard 3 and 8 while Mod_HDEV_A = 1 leads to occasional sound impairments | firmware redesign D4 workaround: not available | D4 | #### 2. VCT 49xyl-F1 The VCT 49xyl-F1 is targeted to solve field and functional problems of the earlier VCT-I versions. For that purpose some new registers were implemented. In addition workarounds used for VCT-I versions prior to F1 may not be compatible. The VCT 49xyl-F1 is pin-compatible to VCT 49xyl-D5. Functional problems 50, 56, 57 and 58, 62, 64, 65, 66, 68, 69, 70, 71 have been solved. Problem 55 has been solved but requires software initialisation. Field problems FP01, FP02 and FP03 have been solved, FP06 and FP07 are still under inverstigation. New features F19 and F20 have been successfully implemented. Table 2–1: New features of VCT 49xyl-F1:. | No. | Feature | Description | Ok | |-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | F19 | Vertical Peaking | Additional mode for vertical peaking in 4H-combfilter allows switching between 2H and 1H peaking filter. See new register VPM in section 2.1.2. | F1 | | F20 | Fastblank Output | The fastblank signal of the TVT display generator is availbale as output signal for LCD-Scaler applications. It can be programmed to the pin PWMV, P11 and P21. | F1 | ### Table 2–2: Field problems of VCT 49xyl-F1: | No. | Problem | Description | Comment | Ok | |------|------------------------|-------------------------------------------------|-------------------------|----| | FP06 | VSP-AGC performance | Poor performance with some non standard signals | hardware redesign in F2 | | | FP07 | Sync/H-PLL performance | Poor performance with some VCR tapes | hardware redesign in F2 | | ### **Table 2–3:** Functional problems of VCT 49xyl-F1: | No. | Problem | Description | Comment | Ok | |-----|----------------------|---------------------------------------------------------------------------------------------|--------------------------------------|----| | 73 | FM Radio not working | root causes: | firmware redesign F2 | F2 | | | | a) fast carrier recovery is automatically always ON, but should be OFF for FM-Radio mode | workaround: s. 2.1.1.4. W3 & W4 | | | | | b) When switching to FM-Radio mode the output frequency sometimes will not be set correctly | | | | 74 | ITU656 Biterror | Bit errors on ITU656 output data produce noisy and unstable picture. | metal fix F1 no workaround available | | #### 2.1. Register Changes on VCT 49xyl-F1 #### 2.1.1. DRX Part The major improvement of the VCT 49xyl-F1 DRX-performance is based on the speed up of the Tuner-AGC, the Video AGC and the Carrier Recovery. While the faster Tuner and Video AGC help to improve significantly the Streaky Noise and Airplane Flutter issues, the extended Carrier Recovery removes all remaining field test matters. Although the fast modes are activated by default, some new registers are introduced to enable the configuration of the modified functions if necessary. Table 2-4: New DRX Registers | Name | Sub | Addr | Dir | Reset | Range | Function | |-------------------|-----|-------------|-----|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advanced Settings | | | | | | | | MOD_ACCU_BS[9:0] | h10 | h100E[10:1] | RW | 0 | -512511 | Modulator imbalance value Write:set manual imbalance value (with MOD_IF=0, MOD_IR=0, for take-over set MOD_UPDATE=1) Read:compensated imbalance value | | MOD_UPDATE | h10 | h100E[0] | W | 0 | 0,1 | Update modulator imbalance 1: write Modulator imbalance value into hardware | | MOD_TH[3:0] | h10 | h100F[11:8] | W | 5 | 015 | Imbalance control threshold<br>Selects the edge sensitivity | | MOD_MODE | h10 | h100F[7] | W | 1 | 0,1 | Imbalance Control estimation mode 0: trigger estimation on rising edges 1: trigger estimation on rising and falling edges | | MOD_lf[3:0] | h10 | h100F[6:3] | W | 6 | 015 | Imbalance control integral part (falling) The control uses this value for decreasing imbalance | | MOD_lr[2:0] | h10 | h100F[2:0] | W | 1 | 07 | Imbalance control integral part (rising) The control uses this value for increasing imbalance | | NOISE_BS[3:0] | h10 | h1013[3:0] | W | 15 | 015 | Maximum deviation for noise reduction | | PHAC_BP | h10 | h1015[9] | W | 0 | 0,1 | Phase correction bypass 0: active phase correction 1: bypass phase correction | | FAST_VAGC_EN | h10 | h1023[8] | W | 1 | 0,1 | Enable Fast VAGC 0: Fast VAGC disabled 1: Fast VAGC enabled | | COMP_DC_MUX[2:0] | h10 | h10B3[11:9] | W | 7 | 07 | Multiplexer for DC estimation during compensation The reference signal is attenuated with the following filter H(z) = 0.5*(1+z^-(4+COMP_DC_MUX)) @fs=40.5MHz | | COMP_FREQ_BS[8:0] | h10 | h10B3[8:0] | W | 93 | 0511 | Increment for reference signal generation 19.7kHz <fref<10.1mhz comp_freq_bs="(fref*2048/40.5MHz)&lt;/td"></fref<10.1mhz> | | Firmware | | | | | | | | BP_KI_MIN_BS[5:0] | h10 | h10A5[5:0] | W | 21 | 063 | Minimum KI setting TAGC_KI and VAGC_KI will not be set below this values | #### 2.1.1.1. Comments to the Tuner and Video-AGCs The fast mode of the Video AGC is enabled by default and can be switched off by FAST\_VAGC\_EN = 0. Nevertheless, switching off this new AGC is not recommended. In earlier versions the VAGC\_KI and TAGC\_KI values had to be continuously updated to prevent the adaptive KI control from setting them too low. In the new version a minimum limit register is implemented: BP\_KI\_MIN\_BS allows to determine the minimum allowed KIs. For example : BP\_KI\_MIN\_BS = 0x15 means: TAGC\_KI must not be lower than 2 and VAGC\_KI must not be lower than 5. BP\_KI\_MIN\_BS is set to 0x15 by default. Should there be a need for further improving Streaky Noise, 0x16 or 0x17 can be user selected. With the new algorithm VAGC\_KI = 6 or 7 are also stable settings and do not produce any stripes. All controller software workarounds used at former versions which write the KIs will no longer be needed and should be removed (see also next section). #### 2.1.1.2. Comments to the Carrier Recovery in Connection with NICAM Audio Performance The speed up of the carrier recovery to optimize the performance at non standard RF signals (caused by FM modulation and modulator imbalance) is mainly based on a significant extension of the PLL-bandwith. However as a matter of principle any extension of the PLL bandwith increases the system noise sensitivity. Since the NICAM audio system is basically highly sensitive to phase noise, the fast carrier recovery may reduce the NICAM sensitivity, depending on the RF-signal condition. To avoid any reduction of the NICAM sound quality it is recommended to switch off the carrier recovery speed up in case of NICAM reception setting the register PHAC\_BP to 1 (see also section 2.1.1.4., WP5). #### 2.1.1.3. Status of VCT 49xyl-F1 and how to deal with currently used workarounds The following table gives recommendations how to deal with workarounds used at C7/Dx: | No. | Problem | Countries | Workaround<br>for C7 / Dx | Side-Effect | Status in F1 | Recommen-<br>dation for F1 | |-----|---------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------| | FP1 | Streaky Noise | Korea | T1-Coefficients for M/N Speed up DRX video AGC: - write VAGC_KI=5 every 20ms - write TAGC_KI=2 every 20ms | Could not<br>solve prob-<br>lem com-<br>pletely | significantly<br>improved | remove WA | | FP2 | Modulator Imbal-<br>ance | Korea,<br>China,<br>Thailand,<br>Brazil<br>Vietnam | Adaptively (AFC_LOCK_QUAL): - CR_AMP_TH 16 -> 64 | Reduced<br>FM<br>sound S/N | significantly<br>improved | remove WA | | FP3 | FM Modulation | India,<br>Pakistan,<br>Korea | Adaptively (NLPFLD): - CLMPST1 28 -> 45 - CLMPD1 11-> 3 - CR_P 3-> 4 | Could not<br>solve prob-<br>lem com-<br>pletely | significantly<br>improved | remove WA | | | Flicker, Airplane<br>Flutter<br>RC: default AGC<br>setting too slow | Asia,<br>France,<br>Czech | Speed up DRX video AGC: - write VAGC_KI=5 every 20ms - write TAGC_KI=2 every 20ms | SW code<br>overhead<br>adaptive<br>functional-<br>ity not<br>usablex | significantly<br>improved,<br>previously<br>forced val-<br>ues now<br>default | remove WA | | No. | Problem | Countries | Workaround<br>for C7 / Dx | Side-Effect | Status in F1 | Recommen-<br>dation for F1 | |-----|-------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------|----------------------------| | | Hsync Distortion | Malaysia | Speed up DRX video AGC: - KI_CHANGE_TH=1 - VAGC_REDUC=1 | none | previously<br>forced val-<br>ues now<br>default | remove WA | | | Color Sensitivity,<br>bar edge distortion<br>RC: default<br>NOISE_BS=15<br>too high | India,<br>Malaysia | Reduce NOISE_BS to 8 (partly adaptively when chroma level is small) | Measured<br>Video S/N<br>1-2dB<br>smaller | unchanged<br>(0xF still<br>default) | keep WA | ## 2.1.1.4. Recommended Workarounds for VCT 49xyl-F1 Although the field problems have been fixed successfully, there are recommendations for specific input-signals. Please consider the following table. | No. | Issue | Workaround for F1 | Side-Effect | Plan for F2 | |-----|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------| | W1 | Imbalance control can cause prob- | If TAGC_I = 0: | none | under inves- | | | lems when changing from high to low RF signal levels | - set MOD_Ir = 0 | | tigation | | | g | - set MOD_lf = 0 | | | | | | - write MOD_ACCU_BS = 0<br>(consider also W2) | | | | W2 | MOD_ACCU_BS must be written several times until value is accepted | Write MOD_ACCU_BS until readback value matches written value (remember that MOD_UPDATE has to be 1 for writing MOD_ACCU_BS) | none | firmware<br>redesign | | W3 | FM radio not working; root cause: fast carrier recovery is automatically ON in FM radio mode, should be OFF | Set PHAC_PB to 1 in FM radio mode only, to 0 in TV modes | none | firmware<br>redesign | | W4 | When switching to FM-Radio mode the output frequency sometimes will not be set correctly | Repeat switching to FM-Radio mode and subsequently read out AFC_DEV until the value is 0 | none | firmware<br>redesign | | W5 | Reduction of NICAM sensitivity at weak RF signal conditions | Set PHAC_PB to 1 in NICAM audio mode | none | under inves-<br>tigation | ### 2.1.2. VSP Part Table 2–5: New VSP Registers | Name | Sub | Dir | Sync | Reset | Range | Function | |---------------|------------|-----|-------|-------|---------|-------------------------------------------------------------------------------------------------------------| | CD | | | | | | | | LPCDEL[2:0] | h07[2:0] | RW | VS_CD | 0 | -87 | Window Shift For Fine Error Calculation 100: -4 clock cycles 000: no offset 011: +3 clock cycles | | THRSEL[1:0] | h07[13:12] | RW | VS_CD | 0 | 0,1,2,3 | H Slicing Level Threshold<br>00: 50%<br>01: 31%<br>10: 37%<br>11: 25% | | CVBSLPBW[1:0] | hB4[5:4] | RW | VS_CD | 0 | 03 | CVBSLP Bandwidth 00: very small 01: small 10: wide 11: very wide | | CVBSFEBW[1:0] | hB4[3:2] | RW | VS_CD | 0 | 03 | CVBSFE Bandwidth 00: very small 01: small 10: wide 11: very wide | | PDTHD[1:0] | hB4[1:0] | RW | VS_CD | 0 | 0,1,2,3 | AGC Peak Dark Threshold<br>00: 140<br>01: 124<br>10: 104<br>11: 70 | | MINVWIN | hB5[15] | RW | VS_CD | 0 | 0,1 | Calculate MINV 0: every line 1: over 4 lines Note: set to '0' for standard CVBS and '1' for component input | | THRELIM | hB5[14] | RW | VS_CD | 0 | 0,1 | Limit Threshold to MINV 0: no limitation 1: limit | | CETHD[1:0] | hB5[13:12] | RW | VS_CD | 0 | 0,1,2,3 | Coarse Error Threshold<br>00: +-255<br>01: +-192<br>10: +-160<br>11: +-128 | | THRELP[1:0] | hB5[11:10] | RW | VS_CD | 0 | 03 | Lowpass Coeff for Threshold Value 00: very strong 01: strong 10: weak 11: filter off | | FECA[1:0] | hB5[4:3] | RW | VS_CD | 0 | 03 | Fine Error Calculation 00: normal syncs 01: short syncs 10: new algorithm 11: fine error disabled | | PWREDLIM[2:0] | hB5[2:0] | RW | VS_CD | 0 | 07 | Peak White Reduction Limit 000: 63 001: 48 010: 32 011: 24 100: 16 101: 12 110: 8 111: 4 | | NSREDTHD[1:0] | hB6[1:0] | RW | VS_CD | 0 | 0,1,2,3 | Noise Reduction Threshold<br>00: 256<br>01: 384<br>10: 512<br>11: 640 | Table 2-5: New VSP Registers, continued | Name | Sub | Dir | Sync | Reset | Range | Function | |---------------|----------|-----|-------------|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | COMB | | | | | | | | VPM | h1F[4] | RW | VS_CO<br>MB | 0 | 0,1 | Vertical Peaking Mode 0: 2H PAL, 1H NTSC (old mode) 1: 1H PAL, 2H NTSC (new mode) | | MACROVISION | | | | | | | | MVRESULT[1:0] | h26[1:0] | R | VS_CD | | 0,1, 2, 3 | Macrovision Detection 00: nothing present 01: AGC process present and colorstripe process not present 10: AGC process present and colorstripe process type 2 present 11: AGC process present and colorstripe process type 3 present | | ITU | | | | | | | | ITUOUTSTR | h55[10] | RW | VS_ITU | 0 | 0,1 | ITU656 Output Pad Strength 0: normal 1: weak | **Table 2–6:** Extended VSP Registers | Name | Sub | Dir | Sync | Reset | Range | Function | |------------|----------|-----|-------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | CD | | | | | | | | AGCMD[1:0] | h0B[7:6] | RW | VS_CD | 0 | 0,1,2,3 | AGC Method (ADC1) 00: sync amplitude and peak white 01: sync amplitude only 10: sync amplitude, peak white and peak dark 11: fixed to value AGCADJ1 | | I2C | | | | | | | | REV[4:0] | hFC[4:0] | R | | | 1,2,3,4,5, | VCTH Revision h01: VCTH-01-01 h02: VCTH-02-01 h03: VCTH-03-01 h04: VCTJ-01-01 h05: VCTJ-02-01 h06: VCTH-04-01 | Table 2-7: Wrongly Documented VSP Registers | Name | Sub | Dir | Sync | Reset | Range | Function | |-------------|----------|-----|--------|-------|---------|---------------------------------------------------------------------------------------------------------------------| | ITU | | | | | | | | EN_656[1:0] | h50[1:0] | RW | VS_ITU | 0 | 0,1,2,3 | Enable ITU656 Interface 00: input & output disabled 01: output enabled 10: input enabled 11: input & output enabled | Table 2–8: Deleted VSP Registers | Sub | ub Data Bits | | | | | | | | | | Reset | | | | | | | |-----|--------------|--------|------|----|--------|-----------------|---|---|---|-----------------|-------------------------------|---|---|---|-----|------------------|-------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | h20 | LINEL | ENH50[ | 3:0] | | LINELI | LINELENH60[3:0] | | | | REM<br>DEL<br>1 | INCOMB[1:0] VCR-<br>DET<br>HD | | | | DET | YCT-<br>COM<br>B | hC300 | | h21 | | | | | | | | | | | | | | | | TVM<br>ODE | | ### 2.1.3. DPS Part Table 2-9: New DPS Registers | Name | Sub | Dir | Sync | Reset | Range | Function | |---------|--------|-----|---------|-------|-------|-------------------------------------------------------------------| | DEFL | | | | | | | | FBOUTEN | hD3[0] | RW | VS_DEFL | 0 | 0,1 | FBOUT Enable at PWMV pin 0: PWMV to Port Mux 1: FBOUT to Port Mux | ## Table 2–10: Undocumented DPS Registers (already available in Dx versions) | Name | Sub | Dir | Sync | Reset | Range | Function | |---------------|-----------|-----|------------------|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LLPLL | • | | | | | | | IICINCR[18:3] | h00[15:0] | RW | load_iicinc<br>r | 32768 | 065535 | HDTO Increment High controls center frequency of LLPLL clkhll = IICINCR* 648*10**6/1048576 beclk = clkhll / 8 16384: beclk = 1.27 MHz 174763: beclk = 13.5MHz 262144: beclk = 20.25 MHz 349525: beclk = 27MHz 524287: beclk = 40.5 MHz | | IICINCR[2:0] | h01[2:0] | RW | load_iicinc<br>r | 0 | 07 | HDTO Increment Low | | PPLIP[11:0] | h02[11:0] | RW | | 1296 | 04095 | Pixel per Line Input Processing must be equal to PPLOP !!! | | ODC | | | • | | | | | PPLOP[11:0] | h17[11:0] | RW | upd_pplop | 1296 | 04095 | Pixel Per Line Output must be equal to PPLIP !!! | | BLE | • | 1 | | | | | | MINRED | h3E[13] | RW | VS_DP | 0 | 0,1 | Enable Entropy Adaption 0: entropy adaption off 1: entropy adaption on | | LUMAMIX | 1 | • | | | - | | | LMIXMODE | h47[14] | RW | VS_DP | 1 | 0,1 | Luminance Mixer Mode 0: static mixer 1: amplitude adaptive mixer | | LMIXCOF[5:0] | h47[13:8] | RW | VS_DP | 0 | 063 | Luminance Mixer Coefficient static mixer coefficient (used if LMIXMODE=0) 0: 100% peaking | | | | | > | | | 63: 100% LTI | | PIXMIX | | | | | _ | | | PATTSIZE | h60[11] | RW | VS_DP | 1 | 0,1 | Test Pattern Size 0: 720 pixel/line 1: 1080 pixel/line | ### 2.1.4. XDFP Part Table 2-11: New XDFP Registers | Name | Sub | Dir | Sync | Reset | Range | Function | |-------------|-----|-----------|------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------| | Measurement | • | • | • | | • | | | HVBLKDIS | hF2 | h01C2[11] | RW | 0 | 0,1 | Horizontal & Vertical Blanking Disable | | Analog RGB | | | | | | | | NEWCALIB | hF2 | h01DE[11] | RW | 1 | 0, 1 | New Calibration Method for compatibility of different MSPH and VCTH versions 0: use old VCTH with new MSPH 1: any other combination | Table 2–12: Undocumented XDFP Registers (already available in Dx versions) | Name | Sub | Dir | Sync | Reset | Range | Function | |------------------------------|-----|-------------|------|-------|-------|----------------------| | <b>Horizontal Deflection</b> | | | | | | | | PER_MIN[10:0] | hF2 | h0183[10:0] | RW | 1140 | 02047 | HSync Period Minimum | | PER_MAX[10:0] | hF2 | h0184[10:0] | RW | 1426 | 02047 | HSync Period Maximum | ### 2.1.5. TVT Part Table 2–13: Wrongly Documented TVT Registers | Name | Addr | Dir | Reset | Range | Function | |-------------|----------|-----|-------|-------|-------------------------------------------------------| | RTC | <u> </u> | • | ' | • | | | RTCRW | h8F[4] | RW | 0 | 0,1 | RTC Read/Write | | RTCSUB[3:0] | h8F[3:0] | RW | 0 | 015 | RTC Subaddress | | MEMORY | | • | | • | | | INTSRC0 | hE8[5] | RW | 0 | 0,1 | Interrupt 0 Source 0: Int0 is source 1: CRT is source | | INTSRC1 | hE8[4] | RW | 0 | 0,1 | Interrupt 1 Source 0: Int1 is source 1: CRT is source | | PATCH | hE8[3] | RW | 0 | 0,1 | Patch Modul 0: enable 1: disable |