

#### **GENERAL DESCRIPTION**

OB2354 combines a dedicated current mode PWM controller with a high voltage power MOSFET. It is optimized for high performance, low standby power, and cost effective off-line flyback converter applications in sub 20W range.

OB2354 offers complete protection coverage with automatic self-recovery feature including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), VDD over voltage clamp and under voltage lockout (UVLO). Excellent EMI performance is achieved with On-Bright proprietary frequency shuffling technique together with soft switching control at the totem pole gate drive output.

The tone energy at below 20KHZ is minimized in the design and audio noise is eliminated during operation. OB2354 is offered in DIP8 package.

#### **FEATURES**

- Power on Soft Start Reducing MOSFET Vds Stress
- Frequency shuffling for EMI
- Extended Burst Mode Control For Improved Efficiency and Minimum Standby Power Design
- Audio Noise Free Operation

- Fixed 50KHZ Switching Frequency
- Internal Synchronized Slope Compensation
- Low VDD Startup Current and Low Operating
- Leading Edge Blanking on Current Sense Input
- Good Protection Coverage With Auto Self-
  - VDD Over Voltage Clamp and Under Voltage Lockout with Hysteresis (UVLO)
  - On-Bright Proprietary Line Input Compensated Cycle-by-Cycle Over-current Threshold Setting For Constant Output Power Limiting Over Universal Input Voltage Range.
  - Overload Protection (OLP).
  - Over voltage Protection(OVP)

#### **APPLICATIONS**

Offline AC/DC flyback converter for

- **Battery Charger**
- PDA power supplies
- Digital Cameras and Camcorder Adaptor
- VCR, SVR, STB, DVD&DVCD Player SMPS
- Set-Top Box Power
- Auxiliary Power Supply for PC and Server
- Open-frame SMPS

#### TYPICAL APPLICATION



#### **Output Power Table**

| Product | 230VAC±15%              | 85-265VAC               |  |  |
|---------|-------------------------|-------------------------|--|--|
| Froduct | Open Frame <sup>1</sup> | Open Frame <sup>1</sup> |  |  |
| OB2354  | 21W                     | 16W                     |  |  |

#### **Notes:**

Maximum practical continuous power in an open frame design with sufficient drain pattern as a heat sink, at 50°C ambient.



#### **GENERAL INFORMATION**

#### **Pin Configuration**

The OB2354 is offered in DIP8 package as shown below.



**Ordering Information** 

| Part Number | Description   |
|-------------|---------------|
| OB2354AP    | DIP8, Pb-free |

**Package Dissipation Rating** 

| Package | RθJA | (°C/W) |
|---------|------|--------|
| DIP8    | 75   |        |

Note: Drain Pin Connected to 100mm2 PCB copper clad.

**Absolute Maximum Ratings** 

| Parameter                    | Value         |
|------------------------------|---------------|
| Drain Voltage (off state)    | -0.3V to 650V |
| VDD Voltage                  | -0.3V to 30 V |
| VDD-G Input Voltage          | -0.3V to 30 V |
| VDD Clamp Continuous         | 10mA          |
| Current                      |               |
| FB Input Voltage             | -0.3 to 7V    |
| Sense Input Voltage          | -0.3 to 7V    |
| Min/Max Operating Junction   | -20 to 150°C  |
| Temperature T <sub>J</sub>   |               |
| Min/Max Storage Temperature  | -55 to 160°C  |
| $T_{stg}$                    |               |
| Lead Temperature (Soldering, | 260℃          |
| 10secs)                      |               |

**Note:** Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.



#### **Marking Information**

DIP8



Y: Year Code(0-9) WW: Week Code (01-52) A: Package Code for DIP8

P: Pb-free

S: Internal Code(Optional)



### **TERMINAL ASSIGNMENTS**

| Pin Name | I/O | Description                                                                         |
|----------|-----|-------------------------------------------------------------------------------------|
| GND      | P   | Ground                                                                              |
| FB       | I   | Feedback input pin. The PWM duty cycle is determined by voltage level into this pin |
|          |     | and the current-sense signal at Pin 4.                                              |
| VDD-G    | P   | Internal Gate Driver Power Supply                                                   |
| SENSE    | I   | Current sense input                                                                 |
| VDD      | P   | IC DC power supply Input                                                            |
| Drain    | О   | HV MOSFET Drain Pin. The Drain pin is connected to the primary lead of the          |
|          |     | transformer                                                                         |

# **BLOCK DIAGRAM**





## **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C, VDD=16V, if not otherwise noted)$ 

| Symbol                   | Parameter                 | <b>Test Conditions</b>          | Min  | Тур  | Max  | Unit |
|--------------------------|---------------------------|---------------------------------|------|------|------|------|
| Supply Voltage (VDD)     |                           |                                 |      |      |      |      |
| Istartup                 | VDD Start up              | VDD=14.5V,Measure               |      | 5    | 20   | uA   |
|                          | Current                   | Leakage current into VDD        |      |      |      |      |
| I_VDD_Operation          | Operation Current         | $V_{FB}=3V$                     |      | 1.6  |      | mA   |
| UVLO(ON)                 | VDD Under                 |                                 | 8.7  | 9.7  | 10.7 | V    |
|                          | Voltage Lockout           |                                 |      |      |      |      |
|                          | Enter                     |                                 |      |      |      |      |
| UVLO(OFF)                | VDD Under                 |                                 | 14.6 | 15.8 | 17.0 | V    |
|                          | Voltage Lockout           |                                 |      |      |      |      |
|                          | Exit (Recovery)           |                                 |      |      |      |      |
| OVP(ON)                  | Over voltage              | CS=0V,FB=3V                     | 27.0 | 28.5 | 30.0 | V    |
|                          | protection                | Ramp up VDD until gate          |      |      |      |      |
|                          | voltage                   | clock is off                    |      |      |      |      |
| VDD_Clamp                | VDD Zener Clamp           | $I_{DD} = 10 \text{ mA}$        |      | 30   |      | V    |
| _ 1                      | Voltage                   |                                 |      |      |      |      |
| Feedback Input Se        |                           |                                 |      |      |      | 1    |
| V <sub>FB</sub> Open     | V <sub>FB</sub> Open Loop |                                 | 5.4  | 5.7  | 6.0  | V    |
| 15_ 1                    | Voltage                   | (/)                             |      |      |      |      |
| I <sub>FB</sub> _Short   | FB pin short              | Short FB pin to GND and         |      | 1.45 |      | mA   |
| 1.5_                     | circuit current           | measure current                 |      |      |      |      |
| V <sub>TH</sub> _0D      | Zero Duty Cycle           | X                               |      | 0.8  |      | V    |
|                          | FB Threshold              |                                 |      |      |      |      |
|                          | Voltage                   |                                 |      |      |      |      |
| V <sub>TH</sub> _PL      | Power Limiting            |                                 |      | 3.7  |      | V    |
|                          | FB Threshold              |                                 |      |      |      |      |
|                          | Voltage                   |                                 |      |      |      |      |
| $T_{D}_{PL}$             | Power limiting            |                                 |      | 50   |      | mSec |
|                          | Debounce Time             |                                 |      |      |      |      |
| $Z_{FB}$ IN              | Input Impedance           |                                 |      | 4    |      | Kohm |
| <b>Current Sense Inp</b> | ut(Sense Pin)             |                                 |      |      | _    |      |
| Soft start time          |                           |                                 |      | 4    |      | ms   |
| T_blanking               | Leading edge              |                                 |      | 270  |      | ns   |
|                          | blanking time             |                                 |      |      |      |      |
| Z <sub>SENSE</sub> IN    | Input Impedance           |                                 |      | 40   |      | Kohm |
| T <sub>D</sub> OC        | Over Current              | From Over Current Occurs        |      | 120  |      | nSec |
|                          | Detection and             | till the Gatedrive output start |      |      |      |      |
|                          | Control Delay             | to turn off                     |      |      |      |      |
| V <sub>TH</sub> _OC      | Internal Current          | FB=3.3V                         | 0.72 | 0.77 | 0.82 | V    |
|                          | Limiting                  |                                 |      |      |      |      |
|                          | Threshold Voltage         |                                 |      |      |      |      |
| Oscillator               |                           |                                 |      |      |      |      |
| Fosc                     | Normal Oscillation        |                                 | 45   | 50   | 55   | KHZ  |
|                          | Frequency                 |                                 |      |      |      |      |
| △f Temp                  | Frequency                 |                                 |      | 5    |      | %    |
|                          | Temperature               |                                 |      |      |      |      |
|                          | Stability                 |                                 |      |      |      |      |
|                          |                           |                                 | 1    |      |      |      |



| Current Mode PWM Power Sv |
|---------------------------|
|---------------------------|

| ∆f VDD                | Frequency Voltage |                 |    | 5   |    | %        |
|-----------------------|-------------------|-----------------|----|-----|----|----------|
| _                     | Stability         |                 |    |     |    |          |
| D_max                 | Maximum duty      | FB=3.3V, CS =0V | 70 | 80  | 90 | %        |
|                       | cycle             |                 |    |     |    |          |
| F_Burst               | Burst Mode Base   |                 |    | 22  |    | KHZ      |
|                       | Frequency         |                 |    |     |    |          |
| <b>Mosfet Section</b> |                   |                 |    |     |    |          |
| BVdss                 | MOSFET Drain-     |                 |    | 650 |    | V        |
|                       | Source Breakdown  |                 |    |     |    |          |
|                       | Voltage           |                 |    |     |    |          |
| RDS(on)               | Static Drain to   |                 | 7  | 9   | 11 | $\Omega$ |
|                       | Source On         |                 |    |     |    |          |
|                       | Resistance        |                 |    |     |    |          |
| Frequency Shuffling   |                   |                 |    |     |    |          |
| Δf_OSC                | Frequency         |                 | -4 |     | 4  | %        |
|                       | Modulation range  |                 | ×  |     |    |          |
|                       | /Base frequency   |                 |    |     |    |          |



### **CHARACTERIZATION PLOTS**

(The characteristic graphs are normalized at Ta=25°C)















#### **OPERATION DESCRIPTION**

The OB2354 is a low power off-line SMPS Switcher optimized for off-line flyback converter applications in sub 20W power range. The 'Extended burst mode' control greatly reduces the standby power consumption and helps the design easily to meet the international power conservation requirements.

#### • Startup Current and Start up Control

Startup current of OB2354 is designed to be very low so that VDD could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet achieve a reliable startup in application. For AC/DC adaptor with universal input range design, a 2 M $\Omega$ , 1/8 W startup resistor could be used together with a VDD capacitor to provide a fast startup and yet low power dissipation design solution.

#### • Operating Current

The Operating current of OB2354 is low at 2mA. Good efficiency is achieved with OB2354 low operating current together with the 'Extended burst mode' control features.

#### • Soft Start

OB2354 features an internal 4ms soft start to soften the electrical stress occurring in the power supply during startup. It is activated during the power on sequence. As soon as VDD reaches UVLO(OFF), the peak current is gradually increased from nearly zero to the maximum level of 0.77V. Every restart up is followed by a soft start.

#### • Frequency shuffling for EMI improvement

The frequency Shuffling (switching frequency modulation) is implemented in OB2354. The oscillation frequency is modulated so that the tone energy is spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design.

#### • Extended Burst Mode Operation

At light load or zero load condition, most of the power dissipation in a switching mode power supply is from switching loss on the mosfet, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the switching frequency. Lower switching frequency leads to the reduction on the power loss and thus conserves the energy.

The switching frequency is internally adjusted at no load or light load condition. The switch frequency reduces at light/no load condition to improve the conversion efficiency. At light load or no load condition, the FB input drops below burst mode threshold level and device enters Burst Mode control. The Gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off state to minimize the switching loss and reduces the standby power consumption to the greatest extend.

The switching frequency control also eliminates the audio noise at any loading conditions.

#### • Oscillator Operation

The switching frequency of OB2354 is internally fixed at 50KHZ. No external frequency setting components are required for PCB design simplification.

• Current Sensing and Leading Edge Blanking Cycle-by-Cycle current limiting is offered in OB2354 current mode PWM control. The switch current is detected by a sense resistor into the sense pin. An internal leading edge blanking circuit chops off the sensed voltage spike at initial internal power MOSFET on state due to snubber diode reverse recovery and surge gate current of internal power MOSFET so that the external RC filtering on sense input is no longer needed. The current limiting comparator is disabled and cannot turn off the internal power MOSFET during the blanking period. The PWM duty cycle is determined by the current sense input voltage and the FB input voltage.

#### • Internal Synchronized Slope Compensation

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

#### • Drive

The internal power MOSFET in OB2354 is driven by a dedicated gate driver for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive results the compromise of EMI





A good tradeoff is achieved through the

built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme.

In addition to the gate drive control scheme mentioned, the gate drive strength can also be adjusted externally by a resistor connected between VDD and VDDG, the falling edge of the Drain output can be well controlled. It provides great flexibility for system EMI design.

#### • Protection Controls

Good power supply system reliability is achieved with its rich protection features including Cycle-by-Cycle current limiting (OCP), Over Load Protection (OLP) and over voltage clamp, Under Voltage Lockout on VDD (UVLO).

With On-Bright Proprietary technology, the OCP is line voltage compensated to achieve constant output power limit over the universal input voltage range.

At overload condition when FB input voltage exceeds power limit threshold value for more than TD\_PL, control circuit reacts to shut down the switcher. Switcher restarts when VDD voltage drops below UVLO limit.

VDD is supplied by transformer auxiliary winding output. It is clamped when VDD is higher than 30V. The output of OB2354 is shut down when VDD drops below UVLO\_ON limit and Switcher enters power on start-up sequence thereafter.



# PACKAGE MECHANICAL DATA 8-Pin Plastic DIP







| Combal | Dimensions In | Millimeters | Dimensions   | In Inches |  |
|--------|---------------|-------------|--------------|-----------|--|
| Symbol | Min           | Max         | Min          | Max       |  |
| Α      | 3. 710        | 4. 310      | 0. 146       | 0. 170    |  |
| A1     | 0. 510        |             | 0. 020       |           |  |
| A2     | 3. 200        | 3. 600      | 0. 126       | 0. 142    |  |
| В      | 0. 380        | 0. 570      | 0. 015       | 0. 022    |  |
| B1     | 1. 524 (BSC)  |             | 0. 060 (BSC) |           |  |
| С      | 0. 204        | 0. 360      | 0.008        | 0. 014    |  |
| D      | 9.000         | 9. 400      | 0. 354       | 0. 370    |  |
| E      | 6. 200        | 6. 600      | 0. 244       | 0. 260    |  |
| E1     | 7. 320        | 7. 920      | 0. 288       | 0. 312    |  |
| е      | 2. 540 (BSC)  |             | 0. 100 (BSC) |           |  |
| L      | 3.000         | 3. 600      | 0. 118       | 0. 142    |  |
| E2     | 8. 400        | 9. 000      | 0. 331       | 0. 354    |  |



#### **IMPORTANT NOTICE**

#### **RIGHT TO MAKE CHANGES**

On-Bright Electronics Corp. reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

#### WARRANTY INFORMATION

On-Bright Electronics Corp. warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with its standard warranty. Testing and other quality control techniques are used to the extent it deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

On-Bright Electronics Corp. assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using On-Bright's components, data sheet and application notes. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

#### LIFE SUPPORT

On-Bright Electronics Corp.'s products are not designed to be used as components in devices intended to support or sustain human life. On-bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in medical applications.

#### MII ITARY

On-Bright Electronics Corp.'s products are not designed for use in military applications. On-Bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in military applications.