

## **Applications Note:** AN\_SY8101A/B/C/D

High Efficiency 400kHz, 0.6A/1A/1.5A/2A, 16V Input Synchronous Step Down Regulator Preliminary Specification

## **General Description**

The SY8101A, SY8101B, SY8101C and SY8101D are high efficiency 400kHz synchronous step-down DC-DC converters capable of delivering 0.6A, 1A, 1.5A, 2A output currents, respectively. SY8101A/B/C/D operate over a wide input voltage range from 4V to 15V and integrate main switch and synchronous switch with very low  $R_{DS(ON)}$  to minimize the conduction loss.

Low output voltage ripple and small external inductor and capacitor sizes are achieved with 400kHz switching frequency.

### **Ordering Information**

SY8101 | C | Temperature Code | Package Code | Optional Spec Code

Temperature Range: -40°C to 85°C

| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SY8101AEBC      | SSOT23-6     | 0.6A |
| SY8101BEBC      | SSOT23-6     | 1A   |
| SY8101CEBC      | SSOT23-6     | 1.5A |
| SY8101DEBC      | SSOT23-6     | 2A   |

#### **Features**

- Low R<sub>DS(ON)</sub> for internal switches (top/bottom)
  - o SY8101A:  $300/200 \text{ m}\Omega$ , 0.6A
  - o SY8101B:  $200/150 \text{ m}\Omega$ , 1A
  - o SY8101C: 150/120 mΩ, 1.5A
  - o SY8101D: 120/90 mΩ, 2A
- 4-15V input voltage range
- 400kHz switching frequency
- Internal softstart limits the inrush current
- 2% 0.6V reference
- RoHS Compliant and Halogen Free
- Compact package: \$\$OT23 6 pin

## **Applications**

- Set Top Box
- Portable TV
- Access Point Router
- DSL Modem
- > LCD TV

## **Typical Applications**



Figure 1. Schematic Diagram



Figure 2. Efficiency vs Load Current



### Pinout (top view)



Top Mark: CFxyz for SY8101A, BJxyz for SY8101B, BMxyz for SY8101C, CGxyz for SY8101D (Device code: CF for SY8101A, etc.; x=year code, y=week code, z= lot number code)

| Pin Name | Pin Number | Pin Description                                                                  |
|----------|------------|----------------------------------------------------------------------------------|
| BS       | 1          | Boot-Strap Pin. Supply high side gate driver. Decouple this pin to LX pin with   |
|          |            | 0.1uF ceramic cap.                                                               |
| IN       | 5          | Input pin. Decouple this pin to GND pin with at least 1uF ceramic cap            |
| LX       | 6          | Inductor pin. Connect this pin to the switching node of inductor                 |
| GND      | 2          | Ground pin                                                                       |
| FB       | 3          | Output Feedback Pin. Connect this pin to the center point of the output resistor |
|          |            | divider (as shown in Figure 1) to program the output voltage:                    |
|          |            | $V_{OUT} = 0.6*(1+R1/R2)$                                                        |
| EN       | 4          | Enable control. Pull high to turn on. Do not float.                              |

### 



#### **Electrical Characteristics**

(VIN = 12V, VOUT = 2.5V, L = 2.2uH, COUT = 10uF, TA = 25°C, IOUT = 1A unless otherwise specified)

| Parameter             | Symbol                   | Test Conditions                         | Min   | Тур           | Max   | Unit |
|-----------------------|--------------------------|-----------------------------------------|-------|---------------|-------|------|
| Input Voltage Range   | $V_{\rm IN}$             |                                         | 4     |               | 15    | V    |
| Quiescent Current     | $I_Q$                    | $I_{OUT=0}, V_{FB}=V_{REF}\times 105\%$ |       | 200           |       | μA   |
| Shutdown Current      | $I_{SHDN}$               | EN=0                                    |       | 1             | 5     | μΑ   |
| Feedback Reference    | $V_{REF}$                |                                         | 0.588 | 0.6           | 0.612 | AV   |
| Voltage               |                          |                                         |       |               | A     | Dy.  |
| FB Input Current      | $I_{FB}$                 | $V_{FB}=V_{IN}$                         | -50   |               | 50    | nΑ   |
| Top FET RON           | R <sub>DS(ON)1</sub>     | SY8101A                                 |       | 0.3           |       | Ω    |
|                       |                          | SY8101B                                 |       | 0.2           |       | Ω    |
|                       |                          | SY8101C                                 |       | 0.15          | ,     | Ω    |
|                       |                          | SY8101D                                 |       | 0.12          |       | Ω    |
| Bottom FET RON        | R <sub>DS(ON)2</sub>     | SY8101A                                 | A     | 0.2           |       | Ω    |
|                       |                          | SY8101B                                 |       | <b>v</b> 0.15 |       | Ω    |
|                       |                          | SY8101C                                 |       | 0.12          |       | Ω    |
|                       |                          | SY8101D                                 |       | 0.09          |       | Ω    |
| Top FET Current Limit | $I_{LIM}$                | SY8101A                                 | 0.9   |               |       | Α    |
|                       |                          | SY8101B                                 | 1.3   |               |       | Α    |
|                       |                          | SY8101C                                 | 1.8   |               |       | Α    |
|                       |                          | SY8101D                                 | 2.4   |               |       | Α    |
| Line Regulation       | $\Delta V_{OUT}/V_{OUT}$ | $V_{IN}=4V\sim15V, I_{OUV}=0.2A$        |       | 0.2           | 0.5   | %    |
| Load Regulation       | $\Delta V_{OUT}/V_{OUT}$ | $I_{OUT}=0.2$ to $2A$                   |       | 1             | 2     | %    |
| EN Rising Threshold   | $V_{ENH}$                | K. Y.                                   | 1.5   |               |       | V    |
| EN Falling Threshold  | $ m V_{ENL}$             |                                         |       |               | 0.4   | V    |
| Input UVLO Threshold  | $V_{UVLO}$               |                                         |       |               | 3.9   | V    |
| UVLO Hysteresis       | $V_{HYS}$                | ~ O                                     |       | 0.3           |       | V    |
| Oscillator Frequency  | F <sub>OSC</sub>         | <b>1</b> <sub>OUT</sub> =200mA          |       | 400           |       | kHz  |
| Min ON Time           | 4                        |                                         |       | 50            |       | ns   |
| Max Duty Cycle        | ~ 0'                     |                                         | 90    |               |       | %    |
| Thermal Shutdown      | T <sub>SD</sub>          |                                         |       | 160           |       | °C   |
| Temperature           |                          |                                         |       |               |       |      |

Note 1: Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.

Note 2. OJA is measured in the natural convection at TA = 25°C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Pin 2 of SSOT-23-6 packages is the case position for  $\theta$  JC measurement.

**Note 3:** The device is not guaranteed to function outside its operating conditions.

Note 4: Line Regulation and Load Regulation are tested on evaluation board.



# **Typical Performance Characteristics (SY8101C)**





### **Block Diagram**



### **Operation**

SY8101 is a synchronous buck regulator IC that integrates the PWM control, top and bottom switches on the same die to minimize the switching transition loss and conduction loss. With ultra low Rds(on) power switches and proprietary PWM control, this regulator IC can achieve the highest efficiency and the highest switch frequency simultaneously to minimize the external inductor and capacitor size, and thus achieving the minimum solution footprint.

### **Applications Information**

Because of the high integration in the SY8101 IC, the application circuit based on this regulator IC is rather simple. Only input capacitor  $C_{IN}$ , output capacitor  $C_{OUT}$ , output inductor L and feedback resistors (R1 and R2) need to be selected for the targeted applications specifications.

#### Feedback resistor dividers R1 and R2:

Choose R1 and R2 to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both R1 and R2. A value of between 10k and 1M is highly recommended for both resistors. If R2=120k is chosen, then R1 can be calculated to be.

$$R1 = \frac{(V_{OUT} - 0.6 \text{ V}) \cdot (R2)}{0.6 \text{ V}}$$

#### Input capacitor C<sub>IN</sub>:

With the maximum load current at 2A, the maximum ripple current through input capacitor is about 0.6Arms. A typical X7R or better grade ceramic capacitor with 6V rating and greater than 4.7uF capacitance can handle this ripple current well. To minimize the potential noise problem, place this ceramic capacitor really close to the IN and GND pins. Care should be taken to minimize the loop area formed by  $C_{IN}$ , and IN/GND pins.

#### Output capacitor Cour:

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use X7R or better grade ceramic capacitor with 6V rating and greater than 4.7uF capacitance.

#### Output inductor L:

There are several considerations in choosing this inductor.

1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum output current. The inductance is calculated as:

$$L = \frac{V_{\text{OUT}}(1 - V_{\text{OUT}}/V_{\text{IN,MAX}})}{F_{\text{SW}} \times I_{\text{OUT,MAX}} \times 40\%}$$

where Fsw is the switching frequency and  $I_{\text{OUT}}$ , max is the maximum load current.



## AN SY8101A/B/C/D

The SY8101 regulator IC is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

2) The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

Isat, min > Iout, max + 
$$\frac{\text{Vout}(1-\text{Vout/Vin,max})}{2 \cdot \text{Fsw} \cdot \text{L}}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<50mohm to achieve a good overall efficiency.

#### **Layout Design:**

The layout design of SY8101 regulator is relatively simple. For the best efficiency and minimum noise problems, we should place the following components close to the IC:  $C_{IN}$ , L, R1 and R2.

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.
- 2) CIN must be close to Pins IN and GND. The loop area formed by  $C_{IN}$  and GND must be minimized.
- 3) The PCB copper area associated with LX pin must be minimized to avoid the potential noise problem.
- 3) The components R1 and R2, and the trace connecting to the FB pin must NOT be adjacent to the LX net on the PCB layout to avoid the noise problem.
- 4) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down 1Mohm resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode.

#### **Load Transient Considerations:**

The SY8101 regulator IC integrates the compensation components to achieve good stability and fast transient responses. In some applications, adding a 22pF ceramic cap in parallel with R1 may further speed up the load transient responses and is thus recommended for applications with large load transient step requirements.

## **Other Application Examples**

Figure 3 to 8 show other application examples of using SY8101.



Figure 3. White LED Driver for Li-Ion Battery Input or 3.3V Input





Figure 4. Step Up Regulator for Li-Ion Battery Input or 3.3V Input



Figure 5 . Negative Output Supply for Li-Ion Battery Input or 3.3V Input



Figure 6 . Positive and Negative Output Supply for Li-Ion Battery Input or 3.3V Input



# AN\_SY8101A/B/C/D



Figure 7. Positive and Negative Output Supply with LED Back Light for 3.3V Input or Li-Ion Battery Input



Figure 8. Positive To Negative Supply



# SSOT23-6 Package outline & PCB layout design



Notes: All dimensions are in millimeters.

All dimensions don't include mold flash & metal burr.