# Low Voltage, Stereo A/D Converter #### **Features** - 20-Pin TSSOP package - 1.8 to 3.3 volt supply - 24-bit conversion / 96 kHz sample rate - 98 dB dynamic range at 3 V supply - ●-88 dBFS THD+N - Low power consumption - 9.7 mW at 1.8 V - Up to 32 dB gain - 20 dB gain step - 12 dB variable input gain, 1 dB steps - Changes made at zero crossings - Stereo inputs - Digital volume control - 96 dB attenuation, 1 dB step size - Mute - Soft ramping - 2:1 input mux ## Description The CS53L32A is a highly integrated, 24-bit, 96 kHz audio ADC providing stereo analog-to-digital converters using delta-sigma conversion techniques. This device includes volume control and line level inputs in a 20-pin TSSOP package. The CS53L32A is based on delta-sigma modulation allowing infinite adjustment of the sample rate between 2 kHz and 100 kHz simply by changing the master clock frequency. The CS53L32A contains adjustable analog gain, a 2:1 input mux, and digital attenuation. The CS53L32A operates from a +1.8 V to +3.3 V supply. These features are ideal for portable MP3 players, MD recorders/players, digital camcorders, PDAs, set-top boxes, and other portable systems that require extremely low power consumption in a minimum of space. #### **ORDERING INFORMATION** CS53L32A-KZ 20-pin TSSOP, -10 to 70 °C CDB53L32A Evaluation Board Preliminary Product Information This document contains information for a new product. Cirrus Logic reserves the right to modify this product without notice. Cirrus Logic, Inc. P.O. Box 17847, Austin, Texas 78760 (512) 445 7222 FAX: (512) 445 7581 http://www.cirrus.com Copyright © Cirrus Logic, Inc. 2002 (All Rights Reserved) JUL '00 DS513PP1 #### TABLE OF CONTENTS | 1. | CHARACTERISTICS/SPECIFICATIONS | 5 | |----|----------------------------------------------------------|----| | | ANALOG CHARACTERISTICS | 5 | | | ANALOG CHARACTERISTICS | 6 | | | POWER AND THERMAL CHARACTERISTICS | 7 | | | DIGITAL CHARACTERISTICS | | | | ABSOLUTE MAXIMUM RATINGS | | | | RECOMMENDED OPERATING CONDITIONS | 8 | | | SWITCHING CHARACTERISTICS | | | | SWITCHING CHARACTERISTICS - CONTROL PORT - TWO WIRE MODE | 11 | | | SWITCHING CHARACTERISTICS - CONTROL PORT - SPI MODE | 12 | | 2. | TYPICAL CONNECTION DIAGRAM | 13 | | 3. | REGISTER QUICK REFERENCE | | | | 3.1 I/O and Power Control (address 01h) | 14 | | | 3.2 Interface Control (address 02h) | 14 | | | 3.3 Analog I/O Control (address 03h) | | | | 3.4 Left Channel Digital Volume Control (address 04h) | | | | 3.5 Right Channel Digital Volume Control (address 05h) | 16 | | | 3.6 Analog Gain Control (address 06h) | | | | 3.7 Clip Detection Status (address 07h) | | | 4. | REGISTER DESCRIPTION | 17 | | | 4.1 Gain Enable | | | | 4.2 Analog Input Multiplexer | | | | 4.3 Power-Down | | | | 4.4 Control Port Enable | | | | 4.5 Master Clock Divide | _ | | | 4.6 Master Clock Ratio | | | | 4.7 Master Mode | | | | 4.8 Digital Interface Format | | | | 4.9 Left/Right Channel Mute | | | | 4.10 Soft Ramp and Zero Cross Enable | | | | 4.11 Independent Volume Control Enable | | | | 4.12 Left Channel Volume = Right Channel Volume | | | | 4.13 High-Pass Filter Freeze | | | | 4.14 Volume Control | | | | 4.15 Left/Right Analog Gain | 25 | ## **Contacting Cirrus Logic Support** For a complete listing of Direct Sales, Distributor, and Sales Representative contacts, visit the Cirrus Logic web site at: http://www.cirrus.com/corporate/contacts/ $\ensuremath{^{12}\text{C}}$ is a registered trademark of Philips Semiconductors. Preliminary product information describes products which are in production, but for which full characterization data is not yet available. Advance product information describes products which are in development and subject to development changes. Cirrus Logic, Inc. has made best efforts to ensure that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). No responsibility is assumed by Cirrus Logic, Inc. for the use of this information, nor for infringements of patents or other rights of third parties. This document is the property of Cirrus Logic, Inc. and implies no license under patents, copyrights, trademarks, or trade secrets. No part of this publication may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc. Items from any Cirrus Logic website or disk may be printed for use by the user. However, no part of the printout or electronic files may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc. Furthermore, no part of this publication may be used as a basis for manufacture or sale of any items without the prior written consent of Cirrus Logic, Inc. Furthermore, no part of this publication may be used as a basis for manufacture or sale of any items without the prior written consent of Cirrus Logic, Inc. The names of products of Cirrus Logic, Inc. or other vendors and suppliers appearing in this document may be trademarks or service marks of their respective owners which may be registered in some jurisdictions. A list of Cirrus Logic, Inc. trademarks and service marks can be found at http://www.cirrus.com. Preliminary Product Information | 4.16 Clip Detection | | |----------------------------------------------------------------------------------|----| | 5. PIN DESCRIPTION | | | 6. PIN DESCRIPTION | 26 | | 6. PIN DESCRIPTION | 26 | | 6. APPLICATIONS | 29 | | 6.1 Grounding and Power Supply Decoupling | 29 | | 6.2 Oversampling Modes | 29 | | 6.3 Recommended Power-up Sequence | | | 7. CONTROL PORT INTERFACE | | | 7.1 SPI Mode | | | 7.2 Two Wire Mode | | | 7.3 Memory Address Pointer (MAP) | | | 8. PARAMETER DEFINITIONS | | | 9. REFERENCES | | | 10. PACKAGE DIMENSIONS | 37 | | LIST OF FIGURES | | | | | | Figure 1. SCLK to LRCK and SDATA, Slave Mode | | | Figure 2. SCLK to LRCK and SDATA, Master Mode | | | Figure 3. Control Port Timing - Two Wire Mode | | | Figure 4. Control Port Timing - SPI Mode | | | Figure 5. Typical Connection Diagram | | | Figure 6. Control Port Timing, SPI Mode | | | Figure 7. Control Port Timing, Two Wire Mode | | | Figure 8. Base-Rate Stopband Rejection | | | Figure 9. Base-Rate Transition Band | | | Figure 10. Base-Rate Transition Band (Detail) | | | Figure 11. Base-Rate Passband Ripple | | | Figure 12. High-Rate Stopband Rejection | | | Figure 13. High-Rate Transition Band | | | Figure 14. High-Rate Transition Band (Detail) | | | Figure 15. High-Rate Passband Ripple | | | Figure 16. Line Input Test Circuit | | | Figure 17. CS53L32A Control Port Mode - Serial Audio Format 0 (I <sup>2</sup> S) | | | Figure 18. CS53L32A Control Port Mode - Serial Audio Format 1 | | | Figure 19. CS53L32A Control Port Mode - Serial Audio Format 3 | | | Figure 20. CS53L32A Control Port Mode - Serial Audio Format 4 | | | Figure 21. CS53L32A Control Port Mode - Serial Audio Format 5 | | | Figure 22. CS53L32A Control Port Mode - Serial Audio Format 6 | | | Figure 23. CS53L32A Stand-Alone Mode - Serial Audio Format 0 (I <sup>2</sup> S) | | | Figure 24. CS53L32A Stand-Alone Mode - Serial Audio Format 1 | | ## LIST OF TABLES | Table 1. Analog Input Options | 17 | |-------------------------------------------------------------|----| | Table 2. Power-Down Enable | 18 | | Table 3. Control Port Enable | 18 | | Table 4. Master Clock Divide Select | 19 | | Table 5. MCLK/LRCK Ratios | 19 | | Table 6. Master/Slave Mode Selection | 20 | | Table 7. Digital Interface Format | 20 | | Table 8. Left/Right Channel Mute Enable | 21 | | Table 9. Analog Volume Control | | | Table 10. Digital Volume Control | | | Table 11. Independent Volume Control Enable | 22 | | Table 12. High-Pass Filter Enable | 23 | | Table 13. Example Volume Settings | 24 | | Table 14. Example Gain Settings | | | Table 15. Clip Detection Status Bits | 25 | | Table 16. Common Clock Frequencies | 26 | | Table 16. Common Clock Frequencies | 26 | | Table 16. Common Clock Frequencies | | | Table 17. Digital Interface Format - DIF (Stand-Alone Mode) | 27 | | Table 18. Channel Select Options | 27 | Preliminary Product Information #### 1. CHARACTERISTICS/SPECIFICATIONS ANALOG CHARACTERISTICS (T<sub>A</sub> = 25° C; GND = 0 V Logic "1" = VL = 1.8 V; Logic "0" = GND = 0 V; MCLK = 12.288 MHz; Fs for Base-rate Mode = 48 kHz, SCLK = 3.072 MHz, Measurement Bandwidth 10 Hz to 20 kHz, unless otherwise specified; Fs for High-Rate Mode = 96 kHz, SCLK = 6.144 MHz, Measurement Bandwidth 10 Hz to 20 kHz, unless otherwise specified.) | | | | Bas | e-rate M | lode | High | n-rate M | lode | | |---------------------------|------------------------------------------|----------|------------|------------|------|------------|------------|------|----------| | Para | meter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Analog Input Characte | eristics for VA = 1.8 V | | | | | | | | | | Dynamic Range | A-weighted<br>unweighted | | TBD<br>TBD | 93<br>90 | - | TBD<br>TBD | 94<br>91 | - | dB<br>dB | | Total Harmonic Distortic | <u>~</u> | | 100 | 90 | | 100 | 91 | | uБ | | Total Harmonic Distortion | on + Noise (Note 1<br>18 to 24-Bit -1 dE | , i | _ | -88 | TBD | _ | -88 | TBD | dB | | | -20 dE | | _ | -70 | - | - | -71 | - | dB | | | -60 dE | | - | -30 | - | - | -31 | - | dB | | | 16-Bit -1 dE | | - | -86 | - | - | -86 | - | dB | | | -20 dE | | - | -68 | - | - | -68 | - | dB | | | -60 dE | 3 | - | -28 | - | - | -28 | - | dB | | Dynamic Range (PGA | | | | | | | | | | | | 0 dB Gair | | | | | | | | | | | A-weighted | | - | 90 | - | - | 89 | - | dB | | | unweighted<br>12 dB Gair | | - | 87 | - | - | 86 | - | dB | | | A-weighted | | _ | 85 | _ | _ | 86 | _ | dB | | | unweighted | | _ | 82 | _ | - | 83 | - | dB | | Total Harmonic Distortion | | THD+N | | | | | | | | | (Note 1) | 0 dB Gair | | | | | | | | | | , | 18 to 24-Bit -1 dE | | - | 85 | - | - | 84 | - | dB | | | 12 dB Gair | | | | | | | | | | | 18 to 24-Bit -1 dE | 3 | - | 83 | - | - | 82 | - | dB | | Interchannel Isolation | 1 kHz | | - | 90 | - | - | 90 | - | dB | | Interchannel Gain Mism | atch | | - | 0.1 | - | - | 0.1 | - | dB | | Offset Error | with High Pass Filte | | - | - | 0 | - | - | 0 | LSB | | HPI | F frozen with HPFREEZE | • | - | TBD | - | - | TBD | - | | | Analog Input Characte | eristics for VA = 3.0 V | | | | | | | | | | Dynamic Range | A-weighted | <u></u> | TBD | 96 | - | TBD | 98 | - | dB | | | unweighted | k | TBD | 93 | - | TBD | 95 | - | dB | | Total Harmonic Distortion | on + Noise (Note 1 | ) THD+N | | | | | | | | | | 18 to 24-Bit -1 dE | | - | -88 | TBD | - | -85 | TBD | dB | | | -20 dE | | - | -73 | - | - | -75 | - | dB | | | -60 dE | | - | -33 | - | - | -35 | - | dB | | | 16-Bit -1 dE | | - | -86 | - | - | -83 | - | dB | | | -20 dE<br>-60 dE | | _ | -68<br>-28 | - | - | -65<br>-28 | - | dB<br>dB | | | -00 uL | <u>′</u> | = | -20 | | _ | -20 | - | נ | <sup>\*</sup>PGA: Programmable Gain Amplifier Note: 1. Referenced to typical full-scale differential input voltage (0.5 Vrms). Preliminary Product Information This document contains information ## **ANALOG CHARACTERISTICS** (CONTINUED) | | | Base-rate Mode High-ra | | n-rate M | ode | | | | |------------------------------------------------------------------|---------------------|------------------------|-------------|----------|-------|-------------|-----------|----------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Total Harmonic Distortion + Noise (PGA on)* (Note 1) 0 dB Gain | THD+N | | | | | | | | | 18 to 24-Bit -1 dB<br>12 dB Gain | | - | 78 | - | - | 77 | - | dB | | 18 to 24-Bit -1 dB | | - | 73 | - | - | 76 | - | dB | | Interchannel Isolation 1 kHz | | • | 90 | - | • | 90 | - | dB | | Interchannel Gain Mismatch | | ı | 0.1 | - | ı | 0.1 | - | dB | | Offset Error with High Pass Filter HPF frozen with HPFREEZE | | - | -<br>TBD | 0 - | - | -<br>TBD | 0 - | LSB | | Full Scale Input Voltage | | TBD | VA/3.6 | TBD | TBD | VA/3.6 | TBD | Vrms | | Gain Drift | | 1 | 100 | - | ı | 100 | - | ppm/°C | | Input Resistance | | 10 | - | - | 10 | - | - | kΩ | | Input Capacitance | | 1 | - | 15 | ı | - | 15 | pF | | Programmable Gain Characteristics | | | | | | | | | | Gain Step Size | | - | 1.0 | - | - | 1.0 | - | dB | | Absolute Gain Step Error | | - | - | TBD | - | - | TBD | dB | | A/D Decimation Filter Characteristics (Note 2) | | | | | | | | | | Passband (Note 3) | | 0 | - | 23.5 | 0 | - | 47.5 | kHz | | Passband Ripple | | -0.08 | - | +0.17 | -0.09 | - | 0 | dB | | Stopband (Note 3) | | 27.5 | - | - | 64.1 | - | - | kHz | | Stopband Attenuation (Note 4) | | -60.3 | - | - | -48.4 | - | - | dB | | Group Delay (Fs = Output Sample Rate) (Note 5) | t <sub>gd</sub> | - | 10/Fs | - | - | 2.7/Fs | - | s | | Group Delay Variation vs. Frequency | $\Delta t_{\sf gd}$ | - | - | 0.03 | - | - | 0.00<br>7 | μs | | High Pass Filter Characteristics | | | | | | | | | | Frequency Response -3 dB (Note 3) -0.1 dB | | | 3.7<br>24.2 | - | | 3.7<br>24.2 | - | Hz<br>Hz | | Phase Deviation @ 20 Hz (Note 3) | | - | 10 | - | - | 10 | - | Degree | | Passband Ripple (Note 2) | | ı | - | 0.17 | 1 | - | 0.09 | dB | <sup>\*</sup>PGA: Programmable Gain Amplifier Notes: 2. Filter response is not tested but is guaranteed by design. - 3. Filter characteristics scale with output sample rate. For output sample rates, Fs, other than 48 kHz, the 0.01 dB passband edge is 0.4535x Fs and the stopband edge is 0.625x Fs. - 4. The analog modulator samples the input at 6.144 MHz for an Fs equal to 48 kHz. There is no rejection of input signals which are multiples of the sampling frequency ( $n \times 6.144$ MHz $\pm 21.8$ kHz where n = 0,1,2,3...). - 5. Group delay for Fs = 48 kHz, $t_{qd}$ = 15/48 kHz = 312 $\mu s$ . Preliminary Product Information This document contains information for a new product. Cirrus Logic reserves the right to modify this product without notice. ## **POWER AND THERMAL CHARACTERISTICS** | | | | Bas | e-rate N | lode | High | -Rate N | lode | | |---------------------------------------|--------------------------|----------------|-----|------------|------------|------|-------------|------------|----------| | Parameters | | Symbol | Min | Тур | Max | Min | Тур | Max | Units | | Power Supplies | | | | | | | | | | | 1 1 1 | VA=1.8 V<br>VL=1.8 V | | - | 6.0<br>150 | | - | 7.6<br>300 | - | mΑ<br>μΑ | | Power Supply Current- | VA=1.8 V<br>VL=1.8 V | D_IO | - | 100 | - | - | 250<br>0 | - | μA<br>μA | | Power Supply Current- | VA=3.0 V<br>VL=3.0 V | _ | - | 9 260 | - | - | 11.5<br>520 | - | mΑ<br>μΑ | | 1 ''' | VA=3.0 V<br>VL=3.0 V | I <sub>A</sub> | - | 250<br>0 | - | | 500<br>0 | - | μΑ<br>μΑ | | · | lies=1.8 V<br>lies=3.0 V | _ | - | 11<br>28 | TBD<br>TBD | - | 14.5<br>36 | TBD<br>TBD | mW<br>mW | | Package Thermal Resistance | | $\theta_{JA}$ | - | 75 | - | - | 75 | - | °C/Watt | | Power Supply Rejection Ratio (Note 7) | (1 kHz)<br>(60 Hz) | PSRR | - | 60<br>40 | - | - | 60<br>40 | - | dB<br>dB | | Chip Power | | | | | | | | | | | Analog/Digital Converter | | | - | 11 | - | - | 14.5 | - | mA | | A/D Converter & Programmable Gain | Amplifier | | - | 13 | - | - | 16.5 | - | mA | Notes: 6. Power Down Mode is defined as the chip being held in reset with MCLK being applied. To lower power consumption further, remove MCLK. <sup>7.</sup> Valid with the recommended capacitor values on FILT+ and VQ as shown in Figure 5. # **DIGITAL CHARACTERISTICS** $(T_A = 25^{\circ} C; VL = 1.7 V - 3.6 V; GND = 0 V)$ | Parameters | Symbol | Min | Тур | Max | Units | |---------------------------|-----------------|--------|-----|--------|-------| | High-Level Input Voltage | V <sub>IH</sub> | 0.7•VL | - | - | V | | Low-Level Input Voltage | V <sub>IL</sub> | - | - | 0.3•VL | V | | High-Level Output Voltage | V <sub>OH</sub> | 0.7•VL | - | - | V | | Low-Level Output Voltage | V <sub>OL</sub> | - | - | 0.3•VL | V | | Leakage Current | I <sub>in</sub> | - | - | ±10 | μΑ | | Input Capacitance | | - | 8 | - | pF | ## ABSOLUTE MAXIMUM RATINGS (GND = 0 V; all voltages with respect to ground.) | | Parameters | Symbol | Min | Max | Units | |-----------------------------------------------|--------------------------------|------------------|--------------|------------|--------| | DC Power Supplies: | Positive Analog<br>Digital I/O | VA<br>VL | -0.3<br>-0.3 | 4.0<br>4.0 | V<br>V | | Input Current, Any Pin | Except Supplies | l <sub>in</sub> | - | ±10 | mA | | Digital Input Voltage | | V <sub>IND</sub> | -0.3 | VL+0.4 | V | | Ambient Operating Temperature (power applied) | | T <sub>A</sub> | -55 | 125 | °C | | Storage Temperature | | T <sub>stg</sub> | -65 | 150 | °C | WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. ## RECOMMENDED OPERATING CONDITIONS (GND = 0V; all voltages with respect to ground.) | | Parameters | Symbol | Min | Тур | Max | Units | |---------------------|--------------------------------|----------------|------------|-----|------------|--------| | Ambient Temperature | | T <sub>A</sub> | -10 | - | 70 | °C | | DC Power Supplies: | Positive Analog<br>Digital I/O | VA<br>VL | 1.7<br>1.7 | - | 3.6<br>3.6 | V<br>V | **SWITCHING CHARACTERISTICS** ( $T_A = -10$ to $70^\circ$ C; VA = 1.7 V - 3.6 V; Inputs: Logic 0 = GND, Logic 1 = VL, $C_L = 20$ pF) | Paran | neters | Symbol | Min | Тур | Max | Units | |--------------------------|----------------------------------|--------------------|--------------|-----|--------------|------------| | Input Sample Rate | Base Rate Mode<br>High Rate Mode | Fs<br>Fs | 2<br>50 | - | 50<br>100 | kHz<br>kHz | | MCLK Pulse Width High | MCLK/LRCK = 1024 | | 8 | - | - | ns | | MCLK Pulse Width Low | MCLK/LRCK = 1024 | | 8 | - | - | ns | | MCLK Pulse Width High | MCLK/LRCK = 768 | | 10 | - | - | ns | | MCLK Pulse Width Low | MCLK/LRCK = 768 | | 10 | - | - | ns | | MCLK Pulse Width High | MCLK/LRCK = 512 | | 15 | - | - | ns | | MCLK Pulse Width Low | MCLK/LRCK = 512 | | 15 | - | - | ns | | MCLK Pulse Width High | MCLK / LRCK = 384 or 192 | | 21 | - | - | ns | | MCLK Pulse Width Low | MCLK / LRCK = 384 or 192 | | 21 | - | - | ns | | MCLK Pulse Width High | MCLK / LRCK = 256 or 128 | | 31 | - | - | ns | | MCLK Pulse Width Low | MCLK / LRCK = 256 or 128 | | 31 | - | - | ns | | Master Mode | | | | • | | | | SCLK Falling to LRCK Edg | je | t <sub>slrd</sub> | -20 | - | 20 | ns | | SCLK Falling to SDATA Va | lid | t <sub>sdo</sub> | 0 | - | 20 | ns | | SCLK Duty Cycle | | | 40 | 50 | 60 | % | | Slave Mode | | | | | | | | LRCK Duty Cycle | | | 40 | 50 | 60 | % | | SCLK Pulse Width Low | | t <sub>sclkl</sub> | 20 | - | - | ns | | SCLK Pulse Width High | | t <sub>sclkh</sub> | 20 | - | - | ns | | SCLK Period | Base Rate Mode | t <sub>sclkw</sub> | 1<br>(128)Fs | _ | - | ns | | | High Rate Mode | t <sub>sclkw</sub> | 1<br>(64)Fs | - | - | ns | | SCLK Falling to LRCK Edg | je | t <sub>slrd</sub> | -20 | - | 20 | ns | | SCLK Falling to SDATA Va | lid Base Rate Mode | t <sub>dss</sub> | - | - | 1<br>(512)Fs | ns | | | High Rate Mode | t <sub>dss</sub> | - | - | 1<br>(256)Fs | ns | Preliminary Product Information Figure 1. SCLK to LRCK and SDATA, Slave Mode Figure 2. SCLK to LRCK and SDATA, Master Mode ## **SWITCHING CHARACTERISTICS - CONTROL PORT - TWO WIRE MODE** $(T_A = 25^{\circ} \text{ C}; VL = 1.7 \text{ V} - 3.6 \text{ V}; \text{Inputs: logic 0 = GND, logic 1 = VL, } C_L = 30 \text{ pF})$ | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------------------|-------------------|-----|-----|------| | Two Wire Mode | | | | | | SCL Clock Frequency | f <sub>scl</sub> | - | 100 | KHz | | RST Rising Edge to Start | t <sub>irs</sub> | 500 | - | ns | | Bus Free Time Between Transmissions | t <sub>buf</sub> | 4.7 | - | μs | | Start Condition Hold Time (prior to first clock pulse) | t <sub>hdst</sub> | 4.0 | - | μs | | Clock Low time | t <sub>low</sub> | 4.7 | - | μs | | Clock High Time | t <sub>high</sub> | 4.0 | - | μs | | Setup Time for Repeated Start Condition | t <sub>sust</sub> | 4.7 | - | μs | | SDA Hold Time from SCL Falling (Note 8) | t <sub>hdd</sub> | 0 | - | μs | | SDA Setup time to SCL Rising | t <sub>sud</sub> | 250 | - | ns | | Rise Time of Both SDA and SCL Lines | t <sub>r</sub> | - | 25 | ns | | Fall Time of Both SDA and SCL Lines | t <sub>f</sub> | - | 25 | ns | | Setup Time for Stop Condition | t <sub>susp</sub> | 4.7 | | μs | Note: 8. Data must be held for sufficient time to bridge the transition time, t<sub>f</sub>, of SCL. Figure 3. Control Port Timing - Two Wire Mode ## SWITCHING CHARACTERISTICS - CONTROL PORT - SPI MODE $(T_A = 25 \, ^{\circ}C; \, VL = 1.7V - 3.6V; \, Inputs: \, logic \, 0 = GND, \, logic \, 1 = VL, \, C_L = 30 \, pF)$ | Parameter | Symbol | Min | Max | Unit | |------------------------------------|-------------------------|-----|-----|------| | SPI Mode | | • | | | | CCLK Clock Frequency | f <sub>sclk</sub> | - | 6 | MHz | | RST Rising Edge to CS Falling | t <sub>srs</sub> | 500 | - | ns | | CCLK Edge to CS Falling (N | ote 9) t <sub>spi</sub> | 500 | - | ns | | CS High Time Between Transmissions | t <sub>csh</sub> | 1.0 | - | μs | | CS Falling to CCLK Edge | t <sub>css</sub> | 20 | - | ns | | CCLK Low Time | t <sub>scl</sub> | 66 | - | ns | | CCLK High Time | t <sub>sch</sub> | 66 | - | ns | | CDIN to CCLK Rising Setup Time | t <sub>dsu</sub> | 40 | - | ns | | CCLK Rising to DATA Hold Time (No | te 10) t <sub>dh</sub> | 15 | - | ns | | Rise Time of CCLK and CDIN (No | te 11) t <sub>r2</sub> | - | 100 | ns | | Fall Time of CCLK and CDIN (No | te 11) t <sub>f2</sub> | - | 100 | ns | Notes: 9. $t_{spi}$ only needed before first falling edge of $\overline{CS}$ after $\overline{RST}$ rising edge. $t_{spi} = 0$ at all other times. - 10. Data must be held for sufficient time to bridge the transition time of CCLK. - 11. For $F_{SCLK} < 1$ MHz. Figure 4. Control Port Timing - SPI Mode ## 2. TYPICAL CONNECTION DIAGRAM Figure 5. Typical Connection Diagram Preliminary Product Information ## 3. REGISTER QUICK REFERENCE \*\* "default" ==> bit status after power-up-sequence or reset. ## 3.1 I/O and Power Control (address 01h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|---------|---------|----------|----------|-----|-------| | RESERVED | BOOST | AINMUX1 | AINMUX0 | RESERVED | RESERVED | PDN | CP_EN | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | BOOST 20 dB Digital Gain Default = '0' 0 - Disabled 1 - Enabled AINMUX Analog Input Mulitplexer Default ='0'. 0 - AIN\_L1/AIN\_R1 direct to A/D (default) 1 - AIN\_L2/AIN\_R2 direct to A/D 2 - AIN\_L2/AIN\_R2 through PGA to A/D 3 - Reserved PDN Power-Down Default ='1'. 0 - Disabled 1 - Enabled CP\_EN Control Port Enable Default ='0'. 0 - Disabled 1 - Enabled ## 3.2 Interface Control (address 02h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------|--------|--------|--------|------|------|------| | RESERVED | MCLKDIV | RATIO1 | RATIO0 | MASTER | DIF2 | DIF1 | DIF0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MCLKDIV Master Clock Divider Default ='0'. 0 - Disabled 1 - Enabled RATIO1-0 Master Clock Ratio Default ='0'. 0 - 128x (default) 1 - 192x 1 - 192x 2 - 256x 3 - 384x MASTER Master Mode Default ='0'. 0 - Slave Mode 1 - Master Mode Preliminary Product Information This document contains information for a new product. Cirrus Logic reserves the right to modify this product without notice. DIF2-0 Digital Interface Format Default = '0'. 0 - I<sup>2</sup>S, up to 24-bit Data, Data valid on positive edge of SLCK (default) 1 - Left Justified, up to 24-bit Data, Data valid on positive edge of SLCK 2 - Reserved 3 - Right Justified, 16-bit Data, Data valid on positive edge of SLCK 4 - Right Justified, 24-bit Data, Data valid on positive edge of SLCK 5 - Right Justified, 18-bit Data, Data valid on positive edge of SLCK 6 - Right Justified, 20-bit Data, Data valid on positive edge of SLCK 7 - Reserved #### 3.3 Analog I/O Control (address 03h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|------|----|----------|-------|-----|----------| | MUTEL | MUTER | SOFT | ZC | RESERVED | INDVC | L=R | HPFREEZE | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | **MUTEL** Left Channel Mute > Default = '0'. 0 - Disabled 1 - Enabled Right Channel Mute **MUTER** > Default = '0'. 0 - Disabled 1 - Enabled SOFT Soft Digital/Analog Volume Control > Default = '1'. 0 - Disabled 1 - Enabled ZC Analog Zero Cross Detection Control > Default = '1'. 0 - Disabled 1 - Enabled **INDVC** Independent Volume Control Enable > Default = '0'. 0 - Disabled 1 - Enabled L=R Left Channel Volume = Right Channel Volume Default = '0'. 0 - Left channel volume is determined by the left channel volume control registers and right channel volume is determined by the right channel volume control registers. 1 - Left and right channel volumes are determined by the left channel volume control registers and the right channel volume control registers are ignored. **HPFREEZE** High-pass filter freeze > Default = '0'. 0 - Disabled 1 - Enabled Preliminary Product Information ## 3.4 Left Channel Digital Volume Control (address 04h) ## 3.5 Right Channel Digital Volume Control (address 05h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------| | VOL7 | VOL6 | VOL5 | VOL4 | VOL3 | VOL2 | VOL1 | VOL0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VOL7-0 Volume Default = '0'. (Refer to Table 13) ## 3.6 Analog Gain Control (address 06h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | LVOL3 | LVOL2 | LVOL1 | LVOL0 | RVOL3 | RVOL2 | RVOL1 | RVOL0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LVOL3-0 Left Analog Gain Default = '0'. (Refer to Table 14) RVOL3-0 Right Analog Gain Default = '0'. (Refer to Table 14) ## 3.7 Clip Detection Status (address 07h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|----------|-------------|-------------| | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | CLIP_L_FLAG | CLIP_R_FLAG | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CLIP\_L\_FLAG Left Channel Clip Detection CLIP\_R\_FLAG Right Channel Clip Detection Default = '0'. 0 - No Clipping Detected1 - Clipping Detected #### 4. REGISTER DESCRIPTION ## 4.1 GAIN ENABLE I/O and Power Control Register (address 01h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|---------|---------|----------|----------|-----|-------| | RESERVED | BOOST | AINMUX1 | AINMUX0 | RESERVED | RESERVED | PDN | CP_EN | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 0 - Disabled #### Function: Applies a 20 dB digital gain to the input signal, regardless of the input path. #### 4.2 ANALOG INPUT MULTIPLEXER I/O and Power Control Register (address 01h) | 7 | 6 | 5 | 4 | _ 3 | 2 | 1 | 0 | |----------|-------|---------|---------|----------|----------|-----|-------| | RESERVED | BOOST | AINMUX1 | AINMUX0 | RESERVED | RESERVED | PDN | CP_EN | #### Access: R/W in Two Wire Mode and write only in SPI. ### Default: 0 - AIN\_L1/AIN\_R1 direct to A/D #### Function: The analog input multiplexer selects the input channel as well as the input path associated with various gain stages. | AINMUX | MODE | |--------|----------------------------------| | 0 | AIN_L1/AIN_R1 direct to A/D | | 1 | AIN_L2/AIN_R2 direct to A/D | | 2 | AIN_L2/AIN_R2 through PGA to A/D | | 3 | Reserved | **Table 1. Analog Input Options** #### 4.3 POWER-DOWN I/O and Power Control Register (address 01h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|---------|---------|----------|----------|-----|-------| | RESERVED | BOOST | AINMUX1 | AINMUX0 | RESERVED | RESERVED | PDN | CP_EN | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 1 - Enabled #### Function: The entire device will enter a low-power state whenever this function is activated. The power-down bit defaults to 'enabled' on power-up and must be disabled before normal operation will begin. The contents of the control registers are retained when this mode is enabled. | PDN | MODE | | | | |-----|----------|--|--|--| | 0 | Disabled | | | | | 1 | Enabled | | | | Table 2. Power-Down Enable #### 4.4 CONTROL PORT ENABLE I/O and Power Control Register (address 01h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|---------|---------|----------|----------|-----|-------| | RESERVED | BOOST | AINMUX1 | AINMUX0 | RESERVED | RESERVED | PDN | CP_EN | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 0 - Disabled #### Function: The CS53L32A will enter Control Port mode when this bit is enabled. Stand-Alone is the default power up mode. See Section 6.3, *Recommended Power-up Sequence*, for more details. | CP_EN | MODE | |-------|----------| | 0 | Disabled | | 1 | Enabled | **Table 3. Control Port Enable** #### 4.5 MASTER CLOCK DIVIDE Interface Control Register (address 02h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------|--------|--------|--------|------|------|------| | RESERVED | MCLKDIV | RATIO1 | RATIO0 | MASTER | DIF2 | DIF1 | DIF0 | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 0 - Disabled #### Function: Divides MCLK by two prior to all other chip circuitry. | MCLKDIV | MODE | |---------|----------| | 0 | Disabled | | 1 | Enabled | **Table 4. Master Clock Divide Select** ## 4.6 MASTER CLOCK RATIO Interface Control Register (address 02h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------|--------|--------|--------|------|------|------| | RESERVED | MCLKDIV | RATIO1 | RATIO0 | MASTER | DIF2 | DIF1 | DIF0 | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 0 - 128x #### Function: Sets the ratio of MCLK to LRCK. | RATIO1,0 | MCLK/LRCK RATIO (MCLKDIV=0) | MCLK/LRCK RATIO (MCLKDIV=1) | |----------|-----------------------------|-----------------------------| | 0 | 128x | 256x | | 1 | 192x | 384x | | 2 | 256x | 512x | | 3 | 384x | 768x | Table 5. MCLK/LRCK Ratios #### 4.7 MASTER MODE Interface Control Register (address 02h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------|--------|--------|--------|------|------|------| | RESERVED | MCLKDIV | RATIO1 | RATIO0 | MASTER | DIF2 | DIF1 | DIF0 | #### Access: R/W in Two Wire Mode and write only in SPI. ## Default: 0 - Slave Mode #### Function: Configures the device for master or slave operation when in Control Port mode. | MASTER | MODE | |--------|-------------| | 0 | Slave Mode | | 1 | Master Mode | Table 6. Master/Slave Mode Selection #### 4.8 DIGITAL INTERFACE FORMAT Interface Control Register (address 02h) | 7 | 6 | 5 | 4 | 3 | 2 | 11 | 0 | |----------|---------|--------|--------|--------|------|------|------| | RESERVED | MCLKDIV | RATIO1 | RATIO0 | MASTER | DIF2 | DIF1 | DIF0 | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 0 - Format 0 (I<sup>2</sup>S, up to 24-bit data, Data valid on positive edge of SCLK) #### Function: The required relationship between the Left/Right clock, serial clock and serial data is defined by the Digital Interface Format and the options are detailed in Figures 17 through 20. | DIF2 | DIF1 | DIF0 | DESCRIPTION | Format | FIGURE | |------|------|------|--------------------------------------------------------------------------|--------|--------| | 0 | 0 | 0 | I <sup>2</sup> S, up to 24-bit Data, Data valid on positive edge of SCLK | 0 | 17 | | 0 | 0 | 1 | Left Justified, up to 24-bit Data, Data valid on positive edge of SCLK | 1 | 18 | | 0 | 1 | 0 | Reserved | 2 | - | | 0 | 1 | 1 | Right Justified, 16-bit Data, Data valid on positive edge of SCLK | 3 | 18 | | 1 | 0 | 0 | Right Justified, 24-bit Data, Data valid on positive edge of SCLK | 4 | 19 | | 1 | 0 | 1 | Right Justified, 18-bit Data, Data valid on positive edge of SCLK | 5 | 20 | | 1 | 1 | 0 | Right Justified, 20-bit Data, Data valid on positive edge of SCLK | 6 | 21 | | 1 | 1 | 1 | Reserved | 7 | - | **Table 7. Digital Interface Format** #### 4.9 LEFT/RIGHT CHANNEL MUTE Analog I/O Control (address 03h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|------|----|----------|-------|-----|----------| | MUTEL | MUTER | SOFT | ZC | RESERVED | INDVC | L=R | HPFREEZE | #### Access: R/W in Two Wire Mode and write only in SPI. Default: 0 - Disabled Function: Digital mute of the left and right channels. | MUTEL/<br>MUTER | MODE | |-----------------|----------| | 0 | Disabled | | 1 | Enabled | Table 8. Left/Right Channel Mute Enable #### 4.10 SOFT RAMP AND ZERO CROSS ENABLE Analog I/O Control Register (address 03h) | 7 | 6 | 5 | 4 | _ 3 | 2 | 1 | 0 | |-------|-------|------|----|----------|-------|-----|----------| | MUTEL | MUTER | SOFT | ZC | RESERVED | INDVC | L=R | HPFREEZE | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 11 - Soft Ramp and Zero Cross enabled #### Function: #### Soft Ramp Enable Soft Ramp allows level changes, both muting and attenuation, to be implemented via an incremental ramp. Digital volume control is ramped from the current level to the new level at a rate of 1/8 dB per left/right clock period. Analog volume control is ramped in 1 dB steps every 8 left/right clock periods in Base Rate mode, and 1 dB every 16 left/right clock periods in High Rate mode. ## Zero Cross Enable Zero Cross Enable dictates that signal level changes, either by attenuation changes or muting, will occur on a signal zero crossing to minimize audible artifacts. The requested level change will occur after a timeout period of 512 sample periods in BRM or 1024 sample periods in HRM (approximately 10.7 ms at 48 kHz sample rate) if the signal does not encounter a zero crossing. The zero cross function is independently monitored and implemented for each channel. #### Soft Ramp and Zero Cross Enable Soft Ramp and Zero Cross Enable dictates that signal level changes, either by attenuation changes or muting, will occur in 1 dB steps and be implemented on a signal zero crossing. The level change will occur after a timeout period of 512 sample periods in BRM or 1024 sample periods in HRM (approximately 10.7 ms at 48 kHz sample rate) if the signal does not encounter a zero crossing. The zero cross function is independently monitored and implemented for each channel. | SOFT/ZC | ANALOG VOLUME CONTROL MODES | |---------|------------------------------------------------------| | 00 | Change volume immediately | | 01 | Change volume at next zero cross time | | 10 | Change volume in 1 dB steps | | 11 | Change volume in 1 dB steps at every zero cross time | **Table 9. Analog Volume Control** ٠ | SOFT | DIGITAL VOLUME CONTROL MODES | |------|------------------------------| | 0 | Change volume immediately | | 1 | Change volume in1/8 dB steps | **Table 10. Digital Volume Control** #### 4.11 INDEPENDENT VOLUME CONTROL ENABLE Analog I/O Control Register (address 03h) | 7 | 6 | 5 | 4 | 3 | 2 | . 1 | 0 | |-------|-------|------|----|----------|-------|-----|----------| | MUTEL | MUTER | SOFT | ZC | RESERVED | INDVC | L=R | HPFREEZE | #### Access: R/W in Two Wire Mode and write only in SPI. ### Default: 0 - Disabled #### Function: When this function is disabled, the AIN\_L and AIN\_R volume levels are controlled by the Left and Right Volume Control registers and the Independent Analog Gain Control registers are ignored. When this function is enabled, the volume levels are determined by both the Volume Control registers and the Independent Analog Gain Control registers. | INDVC | MODE | | | |-------|----------|--|--| | 0 | Disabled | | | | 1 | Enabled | | | **Table 11. Independent Volume Control Enable** #### 4.12 LEFT CHANNEL VOLUME = RIGHT CHANNEL VOLUME Analog I/O Control (address 03h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|------|----|----------|-------|-----|----------| | MUTEL | MUTER | SOFT | ZC | RESERVED | INDVC | L=R | HPFREEZE | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 0 - Disabled #### Function: When this function is disabled, the left channel volume is determined by the left channel volume control register and right channel volume is determined by the right channel volume control register. When enabled, the left and right channel volumes are determined by the left channel volume control register and the right channel volume control register is ignored. #### 4.13 HIGH-PASS FILTER FREEZE Analog I/O Control Register (address 03h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|------|----|----------|-------|-----|----------| | MUTEL | MUTER | SOFT | ZC | RESERVED | INDVC | L=R | HPFREEZE | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 0 - Disabled #### Function: The high-pass filter works by continuously subtracting a measure of the dc offset from the output of the decimation filter. If the HPFREEZE bit is taken low during normal operation, the current value of the dc offset is frozen and this dc offset will continue to be subtracted from the conversion result. This feature makes it possible to perform a system calibration by: - 1) removing the signal source at the input to the subsystem containing the CS53L32A, - 2) running the CS53L32A with the HPFREEZE bit high until the filter settles, approximately one second, - 3) taking the HPFREEZE bit low, thus disabling the high-pass filter and freezing the stored dc offsett. A system calibration performed in this way will eliminate offsets anywhere in the signal path between the calibration point and the CS53L32A. | HPFREEZE | MODE | |----------|---------| | 0 | Frozen | | 1 | Enabled | Table 12. High-Pass Filter Enable Preliminary Product Information #### 4.14 VOLUME CONTROL Left Channel Volume Control Register (address 04h) Right Channel Volume Control Register (address 05h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------| | VOL7 | VOL6 | VOL5 | VOL4 | VOL3 | VOL2 | VOL1 | VOL0 | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 0 - 0 dB (No attenuation) #### Function: The Volume Control allows the user to alter the signal level in 1 dB increments from +12 to -96 dB, when the INDVC bit is disabled. When INDVC is enabled, the Volume Control can be altered in 1 dB increments from 0 to -96 dB. Volume settings are decoded as shown in Table 13, using a 2's complement code. The volume changes are implemented as dictated by the Soft and Zero Cross bits in the Analog I/O Control register. All volume settings less than -96 dB are equivalent to muting the channel. | Binary Code | Decimal Value | Volume Setting | |-------------|---------------|----------------| | 00001010 | 12 | +12 dB | | 00000111 | 7 | +7 dB | | 00000000 | 0 | 0 dB | | 11000100 | -60 | -60 dB | | 10100110 | -90 | -90 dB | **Table 13. Example Volume Settings** #### 4.15 LEFT/RIGHT ANALOG GAIN ADC Independent Analog Gain Control Register (address 06h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | LVOL3 | LVOL2 | LVOL1 | LVOL0 | RVOL3 | RVOL2 | RVOL1 | RVOL0 | #### Access: R/W in Two Wire Mode and write only in SPI. #### Default: 0 - 0 dB (No Gain) #### Function: The level of the left and right analog channels can be adjusted in 1 dB increments as dictated by the Soft Ramp and Zero Cross bits from 0 to +12 dB when routed through the PGA via the AINMUX bits in Control Port mode or the CH\_SEL pins in Stand-Alone mode. Levels are decoded as shown in Table 14. Levels above +12 dB are interpreted as +12 dB. | Binary Code | Decimal Value | Volume Setting | |-------------|---------------|----------------| | 0000 | 0 | 0 dB | | 0010 | 2 | +2 dB | | 1010 | 6 | +6 dB | | 1001 | 9 | +9 dB | | 1100 | 12 | +12 dB | **Table 14. Example Gain Settings** #### 4.16 CLIP DETECTION Clip Detection Status Register (address 07h) | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|----------|-------------|-------------| | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | CLIP_L_FLAG | CLIP_R_FLAG | #### Access: Read only in Two Wire Mode and unavailable in SPI. #### Default: 0 - No Clipping Detected ### Function: The Clip Flags indicate when there is an over-range condition anywhere in the CS53L32A internal signal path. These bits are "sticky". They constantly monitor the ADC signal path and are set to 1 when an over-range condition occurs. They are reset to 0 when read. | CLIP_L_FLAG<br>CLIP_R_FLAG | Condition | | | | | |----------------------------|----------------------------|--|--|--|--| | 0 | Signal within normal range | | | | | | 1 | Signal is over-range | | | | | **Table 15. Clip Detection Status Bits** Preliminary Product Information ## PIN DESCRIPTION | | | Ī | • | | | |-----------------------|----------------|---|-------|---------|----------------------------| | Interface Power | VL | | 1 20 | RST | Reset | | Master Clock | MCLK | 口 | 2 19 | VQ | Quiescent Voltage | | Serial Clock | SCLK | | 3 18 | AIN_L1 | Analog Input 1 Left | | Serial Audio Data Out | SDOUT | | 4 17 | AIN_R1 | Analog Input 1 Right | | Analog Power | VA | 口 | 5 16 | REF_GND | Reference Ground | | Ground | GND | | 6 15 | AIN_L2 | Analog Input 2 Left | | Left/Right Clock | _LRCK | 口 | 7 14 | AIN_R2 | Analog Input 2 Right | | AD0/CS/DIV | AD0/CS/DIV | | 8 13 | FILT+ | Positive Voltage Reference | | SDA/CDIN/DIF | SDA/CDIN/DIF | | 9 12 | AFLTL | Anti-Aliasing Capacitor | | SCL/CCLK/ChSEL \$ | SCL/CCLK/ChSEL | 口 | 10 11 | AFLTR | Anti-Aliasing Capacitor | | | | L | | | | | Interface Power | 1 | VL (Input) - Digital interface power supply. Typically 1.8 to 3.3 VDC. | |-----------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Master Clock | 2 | MCLK (Input) - The master clock frequency must be either 256x, 384x, 512x, 768x or 1024x the input sample rate in Base Rate Mode (BRM) and 128x, 192x, 256x, 384x the input sample rate in High Rate Mode (HRM). Table 18 illustrates several standard audio sample rates and the required master clock frequencies. | | Serial Clock | 3 | <b>SCLK</b> ( <i>Input/Output</i> ) - Clocks the individual bits of the serial data out of the SDOUT pin. The required relationship between the Left/Right clock, serial clock and serial data is defined by the DIF2-0 bytes when in Control Port mode or by the DIF1-0 pins when in Stand-Alone mode. | | Serial Audio Data Out | 4 | <b>SDOUT</b> ( <i>Output</i> ) - Two's complement MSB-first serial data is output on this pin. The data is clocked out of SDOUT via the serial clock and the channel is determined by the Left/Right clock. The required relationship between the Left/Right clock, serial clock and serial data is defined by the DIF2-0 bytes when in Control Port mode or by the DIF pin when in Stand-Alone mode. | | Analog Power | 5 | VA (Input) - Analog power supply. Typically 1.8 to 3.3 VDC. | | Ground | 6 | GND (Input) - Ground Reference. | | | MCLK (MHz) | | | | | | | | | |---------------|------------|---------|---------|---------|---------|---------|---------|---------|---------| | Sample | | | | BRM | | | | | | | Rate<br>(kHz) | 128x | 192x | 256x* | 384x* | 256x | 384x | 512x | 768x* | 1024x* | | 32 | 4.0960 | 6.1440 | 8.1920 | 12.2880 | 8.1920 | 12.2880 | 16.3840 | 24.5760 | 32.7680 | | 44.1 | 5.6448 | 8.4672 | 11.2896 | 16.9344 | 11.2896 | 16.9344 | 22.5792 | 32.7680 | 45.1584 | | 48 | 6.1440 | 9.2160 | 12.2880 | 18.4320 | 12.2880 | 18.4320 | 24.5760 | 36.8640 | 49.1520 | | 64 | 8.1920 | 12.2880 | 16.3840 | 24.5760 | - | - | - | - | - | | 88.2 | 11.2896 | 16.9344 | 22.5792 | 33.8688 | - | - | - | - | - | | 96 | 12.2880 | 18.4320 | 24.5760 | 36.8640 | - | - | | - | - | <sup>\*</sup> MCLKDIV = 1 in Control Port mode or DIV= Hi when in Stand-Alone mode **Table 18. Common Clock Frequencies** This document contains information for a new product. Preliminary Product Information Cirrus Logic reserves the right to modify this product without notice. | Left/Right Clock | 7 | LRCK (Input/Output) - The Left/Right clock determines which channel is currently being output on the serial audio data line SDOUT. The frequency of the Left/Right clock must be at the input sample rate. The required relationship between the Left/Right clock, serial clock and serial data is defined by the DIF2-0 bytes when in Control Port mode or by the DIF pin when in Stand-Alone mode. | | | | | | |-----------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Address Bit | 8 | AD0/CS (Control Port Mode) (Input) - In Two Wire mode, AD0 is a chip address bit. CS is used to enable the control port interface in SPI mode. | | | | | | | MCLK Divide Enable | 8 | <b>DIV (Stand-Alone Mode)</b> ( <i>Input</i> ) - When high, the chip will enter High Rate Mode. When this pin is low, the chip will enter Base Rate Mode. | | | | | | | Serial Control Data I/O | 9 | <b>SDA/CDIN (Control Port Mode)</b> ( <i>Input/Output</i> ) - In Two Wire mode,SDA is a data I/O line. CDIN is the input data line for the control port interface in SPI mode. | | | | | | | Digital Interface Format | 9 | <b>DIF (Stand-Alone Mode)</b> ( <i>Input</i> ) - The required relationship between the Left/Right clock, serial clock and serial data is defined by the Digital Interface Format. | | | | | | | | | DIF DESCRIPTION | | | | | | | | | 0 I <sup>2</sup> S, up to 24-bit data | | | | | | | | | 1 Left Justified, up to 24-bit data | | | | | | | | | Table 16. Digital Interface Format - DIF (Stand-Alone Mode) | | | | | | | Serial Control<br>Interface Clock | 10 | <b>SCL/CCLK (Control Port Mode)</b> ( <i>Input</i> ) - Clocks the serial control data into or from SDA/CDIN/DIF. | | | | | | | Channel Select | 10 | <b>ChSEL (Stand-Alone Mode)</b> ( <i>Input</i> ) - The analog data path is determined by the Channel Select bit. These options are detailed in Table 17. | | | | | | | | | ChSEL DESCRIPTION | | | | | | | | | 0 Channel 1 directly to A/D | | | | | | | | | 1 Channel 2 with 32dB of gain | | | | | | | | | Table 17. Channel Select Options | | | | | | | Anti-Aliasing Capacitors | 11, 12 | AFLTR, AFLTL ( <i>Output</i> ) - Anti-aliasing capacitors for the left and right channels. An external capacitor is required from AFLTR and AFLTL to ground, as shown in Figure 4. AFLTR and AFLTL are not intended to supply external current, and any current drawn from these pins will alter device performance. | | | | | | | Positive Voltage<br>Reference | 13 | <b>FILT+</b> ( <i>Output</i> ) - Positive reference for internal sampling circuits. An external capacitor is required from FILT+ to ground, as shown in Figure 5. The recommended value will typically provide 60 dB of PSRR at 1 kHz and 40 dB of PSRR at 60 Hz. FILT+ is not intended to supply external current. FILT+ has a typical source impedence of 250 kΩ and any current drawn from this pin will alter device performance. | | | | | | | Analog Inputs | 14, 15, 17, and 18 | AIN_R1, AIN_L1, AIN_R2, AIN_L2 (Input) - Channel 1/Channel 2 analog inputs. | | | | | | | Reference Ground | 16 | <b>REF_GND</b> ( <i>Input</i> ) - Ground reference for the internal sampling circuits. Must be connected to ground. | | | | | | | Quiescent Voltage | 19 | $VQ$ ( $Output$ ) - Filter connection for internal A/D converter quiescent reference voltage. A capacitor must be connected from VQ to ground. VQ is not intended to supply external current. VQ has a typical source impedence of 250 k $\Omega$ and any current drawn from this pin will alter device performance. | |-------------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reset | 20 | RST (Input) - The device enters a low power mode and all internal registers are reset to their default settings, including the control port, when low. When high, the control port becomes operational and the PDN bit must be cleared before normal operation will occur. The control port cannot be accessed when Reset is low. | Preliminary Product Information #### 6. APPLICATIONS # 6.1 Grounding and Power Supply Decoupling As with any high resolution converter, the CS53L32A requires careful attention to power supply and grounding arrangements to optimize performance. Figure 5 shows the recommended power arrangement with VA and VL connected to clean supplies. Decoupling capacitors should be located as close to the device package as possible. ## **6.2** Oversampling Modes The CS53L32A operates in one of two oversampling modes. Base Rate Mode supports input sample rates up to 50 kHz while High Rate Mode supports input sample rates up to 100 kHz. See Table 18 for more details. ## **6.3** Recommended Power-up Sequence - 1) Hold RST low until the power supply, master, and left/right clocks are stable. In this state, the control port is reset to its default settings and VQ will remain low. - 2) Bring RST high. The device will remain in a low power state with VQ low and will initiate the Stand-Alone power-up sequence. The control port will be accesable at this time. If control port operation is desired, write the CP\_EN bit prior to the completion of the Stand-Alone power-up sequence, approximately 1024 LRCK cycles. Writing this bit will halt the Stand-Alone power-up sequence and initialize the control port to its default settings. The desired register settings can be loaded while keeping the PDN bit set to 1. - 3) If Control Port mode is selected via the CP\_EN bit, set the PDN bit to 0 which will initiate the power-up sequence, which requires approxi- mately 50 µS. ### 7. CONTROL PORT INTERFACE The control port is used to load all the internal settings. The operation of the control port may be completely asynchronous with the audio sample rate. However, to avoid potential interference problems, the control port pins should remain static if no operation is required. The control port has 2 modes: SPI and Two Wire. If Two Wire operation is desired, AD0/ $\overline{CS}$ should be tied to VL or GND. If the CS53L32A ever detects a high to low transition on AD0/ $\overline{CS}$ after power-up, SPI mode will be selected. ## 7.1 SPI Mode In SPI mode, $\overline{CS}$ is the CS53L32A chip select signal, CCLK is the control port bit clock, CDIN is the input data line from the microcontroller and the chip address is 0010000. All signals are inputs and data is clocked in on the rising edge of CCLK. All CS53L32A registers are write-only in SPI mode. Figure 6 shows the operation of the control port in SPI mode. To write to a register, bring $\overline{CS}$ low. The first 7 bits on CDIN form the chip address, and must be 0010000. The eighth bit is a read/write indicator $(R/\overline{W})$ , which must be low to write. The next 8 bits form the Memory Address Pointer (MAP), which is set to the address of the register that is to be updated. The next 8 bits are the data which will be placed into the register designated by the MAP. The CS53L32A has a MAP auto increment capability, enabled by the INCR bit in the MAP. If INCR is a zero, then the MAP will stay constant for successive writes. If INCR is set to a 1, then MAP will auto increment after each byte is written, allowing block writes of successive registers. #### 7.2 Two Wire Mode In Two Wire mode, SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL, with the clock to data relationship as shown in Figure 7. There is no $\overline{CS}$ pin. Pin AD0 forms the partial chip address and should be tied to VL or GND as required. The upper 6 bits of the 7 bit address field must be 001000. To communicate with the CS53L32A the LSB of the chip address field, which is the first byte sent to the CS53L32A, should match the setting of the AD0 pin. The eighth bit of the address byte is the $R/\overline{W}$ bit (high for a read, low for a write). If the operation is a write, the next byte is the Memory Address Pointer which selects the register to be read or written. See Section 7.3, Memory Address Pointer (MAP). If the operation is a read, the contents of the register pointed to by the Memory Address Pointer will be output. Setting the auto increment bit in MAP, allows successive reads or writes of consecutive registers. Each byte is separated by an acknowledge bit. Note: The Two-Wire control port mode is compatible with the I<sup>2</sup>C protocol. #### 7.3 **MEMORY ADDRESS POINTER (MAP)** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|----------|----------|----------|------|------|------| | INCR | Reserved | Reserved | Reserved | Reserved | MAP2 | MAP1 | MAP0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | INCR (Auto MAP Increment Enable) Default = '0'. 0 - Disabled 1 - Enabled MAP0-2 (Memory Address Pointer) Default = 000. Figure 6. Control Port Timing, SPI Mode Note: If operation is a write, this byte contains the Memory Address Pointer, MAP. Figure 7. Control Port Timing, Two Wire Mode Figure 8. Base-Rate Stopband Rejection Figure 10. Base-Rate Transition Band (Detail) Figure 12. High-Rate Stopband Rejection Figure 9. Base-Rate Transition Band Figure 11. Base-Rate Passband Ripple Figure 13. High-Rate Transition Band Figure 14. High-Rate Transition Band (Detail) Figure 15. High-Rate Passband Ripple Figure 16. Line Input Test Circuit Left Justified, up to 24-Bit Data. Data Valid on Rising Edge of SCLK. Figure 18. CS53L32A Control Port Mode - Serial Audio Format 1 Preliminary Product Information Figure 17. CS53L32A Control Port Mode - Serial Audio Format 0 (I<sup>2</sup>S) Figure 19. CS53L32A Control Port Mode - Serial Audio Format 3 Right Justified, 24-Bit Data. Data Valid on Rising Edge of SCLK. SCLK Must Have at Least 48 Cycles per LRCK Period. Figure 20. CS53L32A Control Port Mode - Serial Audio Format 4 Figure 21. CS53L32A Control Port Mode - Serial Audio Format 5 Figure 22. CS53L32A Control Port Mode - Serial Audio Format 6 Figure 23. CS53L32A Stand-Alone Mode - Serial Audio Format 0 (I<sup>2</sup>S) Figure 24. CS53L32A Stand-Alone Mode - Serial Audio Format 1 #### 8. PARAMETER DEFINITIONS #### Total Harmonic Distortion + Noise (THD+N) The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. #### **Dynamic Range** The ratio of the full scale rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic range is a signal-to-noise measurement over the specified bandwidth made with a -60 dBFS signal. 60 dB is then added to the resulting measurement to refer the measurement to full scale. This technique ensures that the distortion components are below the noise level and do not effect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307. #### Interchannel Isolation A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with all zeros to the input under test and a full-scale signal applied to the other channel. Units in decibels. #### Interchannel Gain Mismatch The gain difference between left and right channels. Units in decibels. #### **Gain Error** The deviation from the nominal full scale analog output for a full scale digital input. #### **Gain Drift** The change in gain value with temperature. Units in ppm/°C. ## 9. REFERENCES - 1. "How to Achieve Optimum Performance from Delta-Sigma A/D & D/A Converters" by Steven Harris. Paper presented at the 93rd Convention of the Audio Engineering Society, October 1992. - 2. CDB53L32 Evaluation Board Datasheet. - 3. "The I<sup>2</sup>C-Bus Specification: Version 2.0" Phillips Semiconductors, December 1998. http://www.semiconductors.philips.com #### 10. PACKAGE DIMENSIONS ## 20L TSSOP (4.4 mm BODY) PACKAGE DRAWING | | INCHES | | | | NOT<br>E | | | |-----|---------|--------|-------|------|----------|------|-----| | DIM | MIN | NOM | MAX | MIN | NOM | MAX | | | Α | | | 0.043 | | | 1.10 | | | A1 | 0.002 | 0.004 | 0.006 | 0.05 | | 0.15 | | | A2 | 0.03346 | 0.0354 | 0.037 | 0.85 | 0.90 | 0.95 | | | b | 0.00748 | 0.0096 | 0.012 | 0.19 | 0.245 | 0.30 | 2,3 | | D | 0.252 | 0.256 | 0.259 | 6.40 | 6.50 | 6.60 | 1 | | Е | 0.248 | 0.2519 | 0.256 | 6.30 | 6.40 | 6.50 | | | E1 | 0.169 | 0.1732 | 0.177 | 4.30 | 4.40 | 4.50 | 1 | | е | | | 0.026 | | | 0.65 | | | L | 0.020 | 0.024 | 0.028 | 0.50 | 0.60 | 0.70 | | | ∞ | 0° | 4° | 8° | 0° | 4° | 8° | | #### JEDEC #: MO-153 #### Controlling Dimension is Millimeters. Notes: 1. "D" and "E1" are reference datums and do not included mold flash or protrusions, but do include mold mismatch and are measured at the parting line, mold flash or protrusions shall not exceed 0.20 mm per side. - 2. Dimension "b" does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.13 mm total in excess of "b" dimension at maximum material condition. Dambar intrusion shall not reduce dimension "b" by more than 0.07 mm at least material condition. - 3. These dimensions apply to the flat section of the lead between 0.10 and 0.25 mm from lead tips.